KAD5512P-50_09 INTERSIL [Intersil Corporation], KAD5512P-50_09 Datasheet - Page 7

no-image

KAD5512P-50_09

Manufacturer Part Number
KAD5512P-50_09
Description
12-Bit, 500MSPS A/D Converter
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet
Switching Specifications
NOTES:
ADC OUTPUT
Aperture Delay
RMS Aperture Jitter
Output Clock to Data Propagation Delay,
LVDS Mode (Note 8)
Output Clock to Data Propagation Delay,
CMOS Mode (Note 8)
Latency (Pipeline Delay)
Overvoltage Recovery
SPI INTERFACE (Notes 5, 6)
SCLK Period
SCLK Duty Cycle (t
SCLK↑ to CSB↓ Setup Time
SCLK↑ to CSB↑ Hold Time
SCLK↑ to Data Setup Time
SCLK↑ to Data Hold Time
5. SPI Interface timing is directly proportional to the ADC sample period (t
6. The SPI may operate asynchronously with respect to the ADC sample clock.
7. The Tri-Level Inputs internal switching thresholds are approximately .43V and 1.34V. It is advised to float the inputs, tie to ground or AVDD
8. The input clock to output clock delay is a function of sample rate, using the output clock to latch the data simplifies data capture for most
scaled proportionally for lower sample rates.
depending on desired function.
applications. Contact factory for more info if needed.
PARAMETER
HI
/t
CLK
or t
LO
7
/t
CLK)
Rising Edge
Falling Edge
Rising Edge
Falling Edge
Write Operation
Read Operation
Read or Write
Read or Write
Read or Write
Read or Write
Read or Write
CONDITION
KAD5512P-50
S
). Values above reflect multiples of a 4ns sample period, and must be
SYMBOL
t
t
t
t
t
t
t
OVR
t
CLK
CLK
t
DC
DC
DC
DC
DH
t
t
t
DS
j
L
A
A
S
H
-260
-160
-220
-310
MIN
264
-12
-12
64
25
-4
-4
TYP
375
-50
-10
-90
60
10
15
50
1
MAX
120
230
200
110
75
January 16, 2009
UNITS
cycles
cycles
ps
ps
ps
ps
ps
ns
ns
ns
ns
ns
ns
%
fs
FN6805.0

Related parts for KAD5512P-50_09