CS8405A-IS CIRRUS [Cirrus Logic], CS8405A-IS Datasheet - Page 8

no-image

CS8405A-IS

Manufacturer Part Number
CS8405A-IS
Description
96 kHz Digital Audio Interface Transmitter
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE
(Inputs: Logic 0 = 0 V, Logic 1 = VL+; C
Notes: 11. If Fs is lower than 46.875 kHz, the maximum CCLK frequency should be less than 128 Fs. This is
8
CCLK Clock Frequency
CS High Time Between Transmissions
CS Falling to CCLK Edge
CCLK Low Time
CCLK High Time
CDIN to CCLK Rising Setup Time
CCLK Rising to DATA Hold Time
CCLK Falling to CDOUT Stable
Rise Time of CDOUT
Fall Time of CDOUT
Rise Time of CCLK and CDIN
Fall Time of CCLK and CDIN
12. Data must be held for sufficient time to bridge the transition time of CCLK.
13. For f
dictated by the timing requirements necessary to access the Channel Status and User Bit buffer
memory. Access to the control register file can be carried out at the full 6 MHz rate. The minimum
allowable input sample rate is 8 kHz, so choosing CCLK to be less than or equal to 1.024 MHz should
be safe for all possible conditions.
sck
CDOUT
< 1 MHz.
CDIN
CCLK
CS
Parameter
t css
t r2
L
= 20 pF)
Figure 3. SPI Mode timing
t dsu
t scl
t f2
(Note 12)
(Note 13)
(Note 13)
(Note 11)
t sch
t dh
Symbol
t pd
t
t
t
f
t
t
t
t
dsu
sck
csh
css
sch
t
t
t
t
scl
dh
pd
r1
r2
f1
f2
Min
1.0
20
66
66
40
15
0
-
-
-
-
-
Typ
-
-
-
-
-
-
-
-
-
-
-
-
t csh
Max
100
100
6.0
50
25
25
-
-
-
-
-
-
CS8405A
DS469F2
Units
MHz
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for CS8405A-IS