M30280F6HP RENESAS [Renesas Technology Corp], M30280F6HP Datasheet - Page 280

no-image

M30280F6HP

Manufacturer Part Number
M30280F6HP
Description
16-BIT SINGLE-CHIP MICROCOMPUTER M16C FAMILY / M16C/Tiny SERIES
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M30280F6HP
Manufacturer:
RENESAS
Quantity:
5 000
Company:
Part Number:
M30280F6HP
Quantity:
12 590
Part Number:
M30280F6HP D5A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280F6HP D5A
Quantity:
12 474
Part Number:
M30280F6HP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M30280F6HP#D5
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
M30280F6HP#U3B
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
M30280F6HP#U3B
Manufacturer:
Renesas
Quantity:
201
Part Number:
M30280F6HP#U3B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M30280F6HP#U3BU3H
Quantity:
20
Part Number:
M30280F6HP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M30280F6HP#U5
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
M30280F6HP#U5B
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M30280F6HP#U5B
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
M30280F6HP#U7
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
M30280F6HP#U7B
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
M30280F6HP#U9B
Manufacturer:
Renesas Electronics America
Quantity:
135
R
R
M
16.3 I
e
E
1
. v
J
6
0
The S20 register is used to set theACK control, SCL mode and the SCL frequency.
16.3.1 Bits 0 to 4: SCL Frequency Control Bits (CCR0–CCR4)
16.3.2 Bit 5: SCL Mode Specification Bit (FAST MODE)
16.3.3 Bit 6: ACK Bit (ACKBIT)
16.3.4 Bit 7: ACK Clock Bit (ACK-CLK)
C
2
9
These bits control the SCL frequency. See Table 16.3 .
The FAST MODE bit selects SCL mode. When the FAST MODE bit is set to "0", standard clock mode
is entered. When it is set to "1", high-speed clock mode is entered.
When using the high-speed clock mode I
set the FAST MODE bit to "1" (select SCL mode as high-speed clock mode) and use the I
system clock (V
The ACKBIT bit sets the SDA status when an ACK clock
to “0”, ACK is returned and te clock applied to SDA becomes "L" when ACK clock is generated. When
it is set to "1", ACK is not returned and the clock clock applied to SDA maintains "H" at ACK clock
generation.
When the ACKBIT bit is set to "0", the address data is received. When the slave address matches with
the address data, SDA becomes "L" automatically (ACK is returned). When the slave address and the
address data are not matched, SDA becomes "H" (ACK is not returned).
The ACK-CLK bit set a clock for data transfer acknowledgement. When the ACK-CLK bit is set to "0",
ACK clock is not generated after data is transferred. When it is set to "1", a master generates ACK
clock every one-bit data transfer is completed. The device, which transmits address data and control
data, leave SDA pin open (apply "H" signal to SDA) when ACK clock is generated. The device which
receives data, receives the generated ACKBIT bit.
0 .
B
2 /
NOTES:
0
0
NOTES:
8
0
1. ACK clock: Clock for acknowledgment
2
4
J
G
1.Do not rewrite the S20 register, other than the ACKBIT bit during data transfer. If data is written
7
a
C0 Clock Control Register (S20 register)
o r
0 -
. n
to other than the ACKBIT bit during transfer, the I
not be transferred successfully.
u
2
3
0
p
, 1
0
(
M
2
0
1
0
6
7
IIC
C
2 /
) at 4 MHz or more frequency.
page 260
, 8
M
1
6
C
f o
2 /
8
3
) B
8
5
2
C bus standard (400 kbits/s maximum) to connect buses,
2
C bus clock circuit is reset and the data may
(1)
is generated. When the ACKBIT bit is set
16. MULTI-MASTER I
2
C bus INTERFACE
2
C bus

Related parts for M30280F6HP