K9F1G08U0A SAMSUNG [Samsung semiconductor], K9F1G08U0A Datasheet - Page 33

no-image

K9F1G08U0A

Manufacturer Part Number
K9F1G08U0A
Description
128M x 8 Bit / 256M x 8 Bit NAND Flash Memory
Manufacturer
SAMSUNG [Samsung semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9F1G08U0A-JIB0
Quantity:
12 835
Part Number:
K9F1G08U0A-PCB0
Manufacturer:
VDATA
Quantity:
19
Part Number:
K9F1G08U0A-PCBO
Manufacturer:
M-SYETOMS
Quantity:
5 530
Part Number:
K9F1G08U0A-PIB0
Manufacturer:
RCA
Quantity:
101
K9F1G08R0A
K9F1G08U0A
BLOCK ERASE
The Erase operation is done on a block basis. Block address loading is accomplished in two cycles initiated by an Erase Setup com-
mand(60h). Only address A
address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that
memory contents are not accidentally erased due to external noise conditions.
At the rising edge of WE after the erase confirm command input, the internal write controller handles erase and erase-verify. When
the erase operation is completed, the Write Status Bit(I/O 0) may be checked. Figure 13 details the sequence.
Figure 13. Block Erase Operation
READ STATUS
The device contains a Status Register which may be read to find out whether program or erase operation is completed, and whether
the program or erase operation is completed successfully. After writing 70h command to the command register, a read cycle outputs
the content of the Status Register to the I/O pins on the falling edge of CE or RE, whichever occurs last. This two line control allows
the system to poll the progress of each device in multiple memory connections even when R/B pins are common-wired. RE or CE
does not need to be toggled for updated status. Refer to table 2 for specific Status Register definitions. The command register
remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read
cycle, the read command(00h) should be given before starting read cycles.
Table2. Read Staus Register Definition
NOTE :
R/B
I/Ox
I/O No.
I/O 0
I/O 1
I/O 2
I/O 3
I/O 4
I/O 5
I/O 6
I/O 7
1. True Ready/Busy represents internal program operation status which is being executed in cache program mode.
2. I/Os defined ’Not use’ are recommended to be masked out when Read Status is being executed.
Page Program
60h
Write Protect
Ready/Busy
Ready/Busy
Pass/Fail
Not Use
Not Use
Not use
Not use
K9K2G08U1A
18
Block Add. : A
Address Input(2Cycle)
to A
27
Write Protect
Block Erase
Ready/Busy
Ready/Busy
is valid while A
Pass/Fail
Not Use
Not Use
Not use
Not use
12
~ A
27
12
D0h
True Ready/Busy
Cache Prorgam
Pass/Fail(N-1)
to A
Write Protect
Pass/Fail(N)
Ready/Busy
Not Use
Not Use
Not use
17
is ignored. The Erase Confirm command(D0h) following the block
33
t
BERS
Write Protect
Ready/Busy
Ready/Busy
Not Use
Not Use
Not use
Not use
Not use
Read
70h
Pass : "0"
Pass : "0"
"0"
"0"
"0"
Busy : "0"
Busy : "0"
Protected:"0"
FLASH MEMORY
Definition
Not Protected:"1"
I/O
Fail
0
Ready : "1"
Ready : "1"
"1"
Fail : "1"
Fail : "1"
"0"
Pass

Related parts for K9F1G08U0A