ISL59450IQZ Intersil, ISL59450IQZ Datasheet - Page 34

no-image

ISL59450IQZ

Manufacturer Part Number
ISL59450IQZ
Description
IC SWITCH VID CRSSPNT 128-MQFP
Manufacturer
Intersil
Datasheet

Specifications of ISL59450IQZ

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL59450IQZ
Manufacturer:
Intersil
Quantity:
10 000
Once the serial address has been transmitted and
acknowledged, one or more bytes of information can be
written to or read from the slave. Communication with the
selected device in the selected direction (read or write) is
ended by a STOP command, where SDA rises while SCL is
high (Figure 34), or a second START command, which is
commonly used to reverse data direction without
relinquishing the bus.
Data on the serial bus must be valid for the entire time SCL
is high (Figure 36). To achieve this, data being written to the
ISL59450 is latched on a delayed version of the rising edge
of SCL. SCL is delayed and de-glitched inside the ISL59450
for three crystal clock periods (120ns for a 25MHz crystal) to
FROM TRANSMITTER
FROM RECEIVER
DATA OUTPUT
DATA OUTPUT
SCL FROM
HOST
SDA
SCL
SDA
SCL
34
FIGURE 35. ACKNOWLEDGE RESPONSE FROM RECEIVER
START
FIGURE 36. VALID DATA CHANGES ON THE SDA BUS
FIGURE 34. VALID START AND STOP CONDITIONS
DATA STABLE
START
1
ISL59450
DATA CHANGE
eliminate spurious clock pulses that could disrupt serial
communication.
When the contents of the ISL59450 are being read, the SDA
line is updated after the falling edge of SCL, delayed and
de-glitched in the same manner.
Configuration Register Write
Figure 37 shows two views of the steps necessary to write
one or more words to the Configuration Register.
Configuration Register Read
Figure 38 shows two views of the steps necessary to read
one or more words from the Configuration Register.
DATA STABLE
8
STOP
ACKNOWLEDGE
9
February 14, 2008
FN7510.0

Related parts for ISL59450IQZ