SI5325/26-EVB Silicon Laboratories Inc, SI5325/26-EVB Datasheet - Page 11

BOARD EVAL FOR SI5325/26

SI5325/26-EVB

Manufacturer Part Number
SI5325/26-EVB
Description
BOARD EVAL FOR SI5325/26
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI5325/26-EVB

Main Purpose
Timing, Clock Generator
Utilized Ic / Part
SI5325, SI5326
Processor To Be Evaluated
Si5325 and Si5326
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Table 4. AC Specifications
(V
Single-Ended Reference Clock Input Pin XA (XB with cap to GND)
Input Resistance
Input Voltage Swing
Differential Reference Clock Input Pins (XA/XB)
Input Voltage Swing
CKINn Input Pins
Input Frequency
Input Duty Cycle
(Minimum Pulse
Width)
Input Capacitance
Input Rise/Fall Time
CKOUTn Output Pins
(See ordering section for speed grade vs frequency limits)
Output Frequency
(Output not config-
ured for CMOS or
Disabled)
Maximum Output
Frequency in CMOS
Format
Output Rise/Fall
(20–80 %) @
622.08 MHz output
Output Rise/Fall
(20–80%) @
212.5 MHz output
DD
= 1.8 ± 5%, 2.5 ±10%, or 3.3 V ±10%, T
Parameter
XA/XB
CKO
CKO
Symbol
CKN
CKN
CKN
XA
XA
CKN
CKO
CKO
VPP
RIN
TRF
TRF
TRF
CIN
DC
VPP
F
F
F
RATE[1:0] = LM, ML, MH,
RATE[1:0] = LM, ML, MH,
RATE[1:0] = LM, ML, MH,
Output not configured for
A
limitation applies only
Whichever is smaller
= –40 to 85 °C)
(i.e., the 40% / 60%
CMOS or Disabled
or HM, ac coupled
or HM, ac coupled
to high frequency
Test Condition
CMOS Output
C
See Figure 2
See Figure 2
V
LOAD
20–80%
DD
clocks)
N1 = 5
N1 = 4
N1  6
or HM
= 1.71
= 5 pF
Rev. 1.0
1.213
0.002
0.002
Min
970
0.5
0.5
40
2
Typ
230
12
212.5
1134
Max
710
945
350
1.2
1.2
1.4
60
11
3
8
Si5326
each.
MHz
MHz
MHz
MHz
Unit
GHz
V
V
k
pF
ns
ns
ps
ns
%
PP
PP
,
11

Related parts for SI5325/26-EVB