SI5325/26-EVB Silicon Laboratories Inc, SI5325/26-EVB Datasheet - Page 5

BOARD EVAL FOR SI5325/26

SI5325/26-EVB

Manufacturer Part Number
SI5325/26-EVB
Description
BOARD EVAL FOR SI5325/26
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI5325/26-EVB

Main Purpose
Timing, Clock Generator
Utilized Ic / Part
SI5325, SI5326
Processor To Be Evaluated
Si5325 and Si5326
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Table 2. DC Characteristics
(V
Supply Current
CKINn Input Pins
Input Common Mode
Voltage (Input Thresh-
old Voltage)
Input Resistance
Single-Ended Input
Voltage Swing
(See Absolute Specs)
Differential Input
Voltage Swing
(See Absolute Specs)
Output Clocks (CKOUTn)
Common Mode
Notes:
DD
1.
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal V
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
= 1.8 ± 5%, 2.5 ±10%, or 3.3 V ±10%, T
Parameter
Current draw is independent of supply voltage
Family Reference Manual for more details.
1
2
CKO
Symbol
CKN
3
V
V
V
I
DD
ICM
ISE
ID
VCM
RIN
LVPECL 100  load line-
A
Both CKOUTs Enabled
Both CKOUTs Enabled
= –40 to 85 °C)
DD
fCKIN > 212.5 MHz
1 CKOUT Enabled
1 CKOUT Enabled
f
f
f
CKIN
CKIN
CKIN
622.08 MHz Out
622.08 MHz Out
LVPECL Format
LVPECL Format
Test Condition
19.44 MHz Out
19.44 MHz Out
CMOS Format
CMOS Format
Disable Mode
≥ 2.5 V.
See Figure 1.
See Figure 1.
See Figure 1.
See Figure 1.
Single-ended
2.5 V ± 10%
3.3 V ± 10%
1.8 V ± 5%
< 212.5 MHz
> 212.5 MHz
< 212.5 MHz
to-line
Rev. 1.0
V
0.25
0.25
1.42
Min
0.9
1.1
0.2
0.2
DD
20
1
Typ
251
217
204
194
165
40
V
DD
Max
1.95
279
243
234
220
1.4
1.7
60
–1.25
Si5326
Unit
V
V
V
V
mA
mA
mA
mA
mA
kΩ
V
V
V
V
PP
PP
PP
PP
5

Related parts for SI5325/26-EVB