FW82801BA S L4HM Intel, FW82801BA S L4HM Datasheet - Page 444

no-image

FW82801BA S L4HM

Manufacturer Part Number
FW82801BA S L4HM
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801BA S L4HM

Lead Free Status / RoHS Status
Not Compliant
SATA Controller Registers (D31:F2)
11.1.21
444
Note: This register is R/W to maintain software compatibility and enable parallel ATA functionality
SIDETIM—Slave IDE Timing Register
(SATA–D31:F2)
Address Offset:
Default Value:
when the PCI functions are combined. These bits have no effect on SATA operation unless
otherwise noted.
Bit
7:6
5:4
3:2
1:0
Secondary Drive 1 IORDY Sample Point (SISP1) — R/W. This field determines the number of PCI
clocks between IDE IOR#/IOW# assertion and the first IORDY sample point, if the access is to drive
1 data port and bit 14 of the IDE timing register for secondary is set.
00 = 5 clocks
01 = 4 clocks
10 = 3 clocks
11 = Reserved
Secondary Drive 1 Recovery Time (SRCT1) — R/W. This field determines the minimum number of
PCI clocks between the last IORDY sample point and the IOR#/IOW# strobe of the next cycle, if the
access is to drive 1 data port and bit 14 of the IDE timing register for secondary is set.
00 = 4 clocks
01 = 3 clocks
10 = 2 clocks
11 = 1 clocks
Primary Drive 1 IORDY Sample Point (PISP1) — R/W. This field determines the number of PCI
clocks between IOR#/IOW# assertion and the first IORDY sample point, if the access is to drive 1
data port and bit 14 of the IDE timing register for primary is set.
00 = 5 clocks
01 = 4 clocks
10 = 3 clocks
11 = Reserved
Primary Drive 1 Recovery Time (PRCT1) — R/W. This field determines the minimum number of
PCI clocks between the last IORDY sample point and the IOR#/IOW# strobe of the next cycle, if the
access is to drive 1 data port and bit 14 of the IDE timing register for primary is set.
00 = 4 clocks
01 = 3 clocks
10 = 2 clocks
11 = 1 clocks
44h
00h
Intel
Description
Attribute:
Size:
®
82801EB ICH5 / 82801ER ICH5R Datasheet
R/W
8 bits

Related parts for FW82801BA S L4HM