EP1S10F780I6N Altera, EP1S10F780I6N Datasheet - Page 584

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780I6N

Manufacturer Part Number
EP1S10F780I6N
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780I6N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
0
Finite Impulse Response (FIR) Filters
Figure 7–2. Basic FIR Filter
7–6
Stratix Device Handbook, Volume 2
h(0)
x(n)
h(1)
h(2)
FIR Filter Background
Digital communications systems use FIR filters for a variety of functions,
including waveform shaping, anti-aliasing, band selection,
decimation/interpolation, and low pass filtering. The basic structure of a
FIR filter consists of a series of multiplications followed by an addition.
The following equation represents an FIR filter operation:
where:
A sample FIR filter with L=8 is shown in
This example filter in
time instants to produce an output. Hence, it is an 8-tap filter. Each
register provides a unit sample delay. The delayed inputs are multiplied
with their respective filter coefficients and added together to produce the
output. The width of the output bus depends on the number of taps and
the bit width of the input and coefficients.
x(n) represents the sequence of input samples
h(n) represents the filter coefficients
L is the number of filter taps
y n
y n
=
=
h(3)
x n
L 1
i
=
0
x n i – h i
h n
Figure 7–2
h(4)
y(n)
uses the input values at eight different
h(5)
Figure
h(6)
7–2.
Altera Corporation
September 2004
h(7)

Related parts for EP1S10F780I6N