EP1S10F780I6N Altera, EP1S10F780I6N Datasheet - Page 626

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780I6N

Manufacturer Part Number
EP1S10F780I6N
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780I6N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
0
Matrix Manipulation
Figure 7–27. Using Free Boundary Condition for Edge Pixels
7–48
Stratix Device Handbook, Volume 2
Image boundary
0
0
0
3 x 3 kernel slides across image
x( x x m + 1, n )
x( x x
black pixels, that is pixels with value zero. This is similar to padding the
edges of the input image matrix with zeros and is referred to as the free
boundary condition. This is shown in
Convolution Implementation
This design example shows a 3
input image with gray pixel values ranging from 0-255 (8-bit). Data is fed
in serially starting from the top left pixel, moving horizontally on a row-
by-row basis. Next the data is stored in three separate RAM blocks in the
buffering stage. Each M512 memory block represents a line of the image,
and this is cycled through. For a 32
M4K memory blocks. For larger images (640
to M-RAM blocks or other buffering schemes. The control logic block
provides the RAM control signals to interleave the data across all three
0
x( x x m + 1, n + 1)
x( x x m , n + 1)
0
3 2-D FIR filter that takes in an 8
32 input image, the design needs
Figure
7–27.
480), this can be extended
Image boundary
Altera Corporation
Image
September 2004
8

Related parts for EP1S10F780I6N