PSB21383H-V13 Infineon Technologies, PSB21383H-V13 Datasheet - Page 71

PSB21383H-V13

Manufacturer Part Number
PSB21383H-V13
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of PSB21383H-V13

Number Of Line Interfaces
1
Control Interface
HDLC
Lead Free Status / Rohs Status
Compliant
If several consecutive codes are detected, only the first and the last code is obtained at
the first and second register read, respectively.
For CIR1 no FIFO is available. The actual code of the received C/I channel 1 is always
stored in CIR1.
Figure 37
CIC Interrupt Structure
2.2.6
After reset the codec, the TIC-bus access, the serial data strobes (pin SDS1 and SDS2)
and the controller data access are disabled.
The IOM handler is enabled except the generation of the bit clock (pin BCL).
The monitor handler is enabled for channel MON0 and the transceiver for the channels
B1, B2, C/I0 and D.
The HDLC controller is connected to the D channels.
The pins DD and DU are in open drain state.
The synchronous transfer interrupts and synchronous transfer overflow interrupts are
masked.
Data Sheet
Settings after Reset (see also chapter 7.3)
TRAN
MASK
HDLC
WOV
MOS
CIC
TIN
INT
ST
TRAN
HDLC
ISTA
WOV
MOS
CIC
TIN
ST
61
CI1E
CIX1
CIC0
CIC1
CIR0
PSB 21381/2
PSB 21383/4
Interfaces
2001-03-12

Related parts for PSB21383H-V13