SAM7X128 Atmel Corporation, SAM7X128 Datasheet - Page 20

no-image

SAM7X128

Manufacturer Part Number
SAM7X128
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM7X128

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
55 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
62
Ext Interrupts
62
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
3
Can
1
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.3
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
8.5
8.5.1
8.5.2
20
Embedded Flash
SAM7X512/256/128
Flash Overview
Embedded Flash Controller
Figure 8-3.
The Flash contains a 256-byte write buffer, accessible through a 32-bit interface.
The Flash benefits from the integration of a power reset cell and from the brownout detector.
This prevents code corruption during power supply changes, even in the worst conditions.
When Flash is not used (read or write access), it is automatically placed into standby mode.
The Embedded Flash Controller (EFC) manages accesses performed by the masters of the sys-
tem. It enables reading the Flash and writing the write buffer. It also contains a User Interface,
mapped within the Memory Controller on the APB. The User Interface allows:
The Embedded Flash Controller also provides a dual 32-bit Prefetch Buffer that optimizes 16-bit
access to the Flash. This is particularly efficient when the processor is running in Thumb mode.
Two EFCs are embedded in the SAM7X512 to control each bank of 256 KBytes. Dual-plane
organization allows concurrent read and program functionality. Read from one memory plane
• The Flash of the SAM7X512 is organized in two banks (dual plane) of 1024 pages of 256
• The Flash of the SAM7X256 is organized in 1024 pages of 256 bytes (single plane). It reads
• The Flash of the SAM7X128 is organized in 512 pages of 256 bytes (single plane). It reads
• programming of the access parameters of the Flash (number of wait states, timings, etc.)
• starting commands such as full erase, page erase, page program, NVM bit set, NVM bit
• getting the end status of the last command
• getting error status
• programming interrupts on the end of the last commands or on errors
bytes. The 524,288 bytes are organized in 32-bit words.
as 65,536 32-bit words.
as 32,768 32-bit words.
clear, etc.
256M Bytes
Internal Memory Mapping with GPNVM Bit 2 = 1
0x0000 0000
0x0010 0000
0x0020 0000
0x000F FFFF
0x001F FFFF
0x002F FFFF
0x0030 0000
0x0FFF FFFF
0x0040 0000
0x003F FFFF
Flash Before Remap
SRAM After Remap
Undefined Areas
Internal FLASH
Internal SRAM
Internal ROM
(Abort)
252 M Bytes
1 M Bytes
1 M Bytes
1 M Bytes
1 M Bytes
6120I–ATARM–06-Apr-11

Related parts for SAM7X128