IDT72V51556L7-5BB8 IDT, Integrated Device Technology Inc, IDT72V51556L7-5BB8 Datasheet - Page 11

IC FLOW CTRL MULTI QUEUE 256-BGA

IDT72V51556L7-5BB8

Manufacturer Part Number
IDT72V51556L7-5BB8
Description
IC FLOW CTRL MULTI QUEUE 256-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT72V51556L7-5BB8

Configuration
Dual
Density
2Mb
Access Time (max)
4ns
Word Size
36b
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
BGA
Clock Freq (max)
133MHz
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3.15V
Operating Supply Voltage (max)
3.6V
Supply Current
100mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V51556L7-5BB8
PIN DESCRIPTIONS (CONTINUED)
IDT72V51546/72V51556 3.3V, MULTI-QUEUE FLOW-CONTROL DEVICES
(32 QUEUES) 36 BIT WIDE CONFIGURATION 1,179,648 and 2,359,296 bits
SENI
(Continued)
(M2)
SENO
(M1)
SI
(L1)
SO
(M3)
TCK
(A8)
TDI
(B9)
TDO
(A9)
TMS
(B8)
TRST
(C7)
WADEN
(P4)
WCLK
(T7)
Symbol &
Pin No.
(2)
(2)
(2)
(2)
(2)
Serial Input Enable
Serial Output
Enable
Serial In
Serial Out
JTAG Clock
JTAG Test Data
Input
JTAG Test Data
Output
JTAG Mode Select
JTAG Reset
Write Address
Enable
Write Clock
Name
I/O TYPE
OUTPUT has been completed. SENO follows SENI once programming of a device is complete. Therefore, SENO
OUTPUT to complete programming of all devices. The SI of a device connects to SO of the previous device in the
OUTPUT operation, test data serially loaded output via the TDO on the falling edge of TCK from either the Instruction
LVTTL
INPUT
LVTTL
LVTTL
INPUT
LVTTL
LVTTL
INPUT
INPUT
LVTTL
INPUT
LVTTL
INPUT
LVTTL
INPUT
LVTTL
INPUT
LVTTL
LVTTL
cascaded, the SENI input should be connected to the SENO output of the previous device. So when serial
loading of a given device is complete, its SENO output goes LOW, allowing the next device in the chain
to be programmed (SENO will follow SENI of a given device once that device is programmed). The SENI
input of the master device (or single device), should be controlled by the user.
This output is used to indicate that serial programming or default programming of the multi-queue device
will go LOW after programming provided SENI is LOW, once SENI is taken HIGH again, SENO wil also
go HIGH. When the SENO output goes LOW, the device is ready to begin normal read/write operations.
If multiple devices are cascaded and serial programming of the devices will be used, the SENO output should
be connected to the SENI input of the next device in the chain. When serial programming of the first device
is complete, SENO will go LOW, thereby taking the SENI input of the next device LOW and so on throughout
the chain. When a given device in the chain is fully programmed the SENO output essentially follows the
SENI input. The user should monitor the SENO output of the final device in the chain. When this output goes
LOW, serial loading of all devices has been completed.
During serial programming this pin is loaded with the serial data that will configure the multi-queue devices.
Data present on SI will be loaded on a rising edge of SCLK provided that SENI is LOW. In expansion
mode the serial data input is loaded into the first device in a chain. When that device is loaded and its SENO
has gone LOW, the data present on SI will be directly output to the SO output. The SO pin of the first device
connects to the SI pin of the second and so on. The multi-queue device setup registers are shift registers.
This output is used in expansion mode and allows serial data to be passed through devices in the chain
chain. The SO of the final device in a chain should not be connected.
Clock input for JTAG function. One of four terminals required by IEEE Standard 1149.1-1990. Test
operations of the device are synchronous to TCK. Data from TMS and TDI are sampled on the rising edge
of TCK and outputs change on the falling edge of TCK. If the JTAG function is not used this signal needsto
be tied to GND.
One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan operation,
test data serially loaded via the TDI on the rising edge of TCK to either the Instruction Register, ID Register
and Bypass Register. An internal pull-up resistor forces TDI HIGH if left unconnected.
One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan
Register, ID Register and Bypass Register. This output is high impedance except when shifting, while in
SHIFT-DR and SHIFT-IR controller states.
TMS is a serial input pin. One of four terminals required by IEEE Standard 1149.1-1990. TMS directs the
device through its TAP controller states. An internal pull-up resistor forces TMS HIGH if left unconnected.
TRST is an asynchronous reset pin for the JTAG controller. The JTAG TAP controller does not automatically
reset upon power-up, thus it must be reset by either this signal or by setting TMS= HIGH for five TCK cycles.
If the TAP controller is not properly reset then the outputs will always be in high-impedance. If the JTAG
function is used but the user does not want to use TRST, then TRST can be tied with MRS to ensure
proper queue operation. If the JTAG function is not used then this signal needs to be tied to GND. An
internal pull-up resistor forces TRST HIGH if left unconnected.
The WADEN input is used in conjunction with WCLK and the WRADD address bus to select a queue to
be written in to. A queue addressed via the WRADD bus is selected on the rising edge of WCLK provided
that WADEN is HIGH. WADEN should be asserted (HIGH) only during a queue change cycle(s). WADEN
should not be permanently tied HIGH. WADEN cannot be HIGH for the same WCLK cycle as FSTR. Note,
that a write queue selection cannot be made, (WADEN must NOT go active) until programming of the part
has been completed and SENO has gone LOW.
When enabled by WEN, the rising edge of WCLK writes data into the selected queue via the input bus,
Din. The queue to be written to is selected via the WRADD address bus and a rising edge of WCLK while
WADEN is HIGH. A rising edge of WCLK in conjunction with FSTR and WRADD will also select the flag
quadrant to be placed on the PAFn bus during direct flag operation. During polled flag operation the PAFn
11
Description
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES

Related parts for IDT72V51556L7-5BB8