P80C554SFBD,157 NXP Semiconductors, P80C554SFBD,157 Datasheet - Page 5

IC 80C51 MCU 8BIT ROMLESS 64LQFP

P80C554SFBD,157

Manufacturer Part Number
P80C554SFBD,157
Description
IC 80C51 MCU 8BIT ROMLESS 64LQFP
Manufacturer
NXP Semiconductors
Series
80Cr
Datasheet

Specifications of P80C554SFBD,157

Core Processor
8051
Core Size
8-Bit
Speed
16MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
40
Program Memory Type
ROMless
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Processor Series
P80C5x
Core
80C51
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
I2C, UART
Maximum Clock Frequency
8 MHz, 16 MHz
Number Of Programmable I/os
40
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 7 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-2086
935268881157
P80C554SFBD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P80C554SFBD,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
PIN DESCRIPTION
2003 Jan 28
V
STADC
PWM0
PWM1
EW
P0.0-P0.7
P1.0-P1.7
P2.0-P2.7
P3.0-P3.7
DD
80C51 8-bit microcontroller – 6-clock operation
16K/512 OTP/ROMless, 7 channel 10 bit A/D, I
high I/O, 64L LQFP
MNEMONIC
PIN NO.
LQFP
54–61
23–30
23–28
29–30
23–26
43–50
31–38
10
12
13
27
28
29
30
31
32
33
34
35
36
37
38
11
9
TYPE
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
I
I
I
I
I
I
Digital Power Supply: Positive voltage power supply pin during normal operation, idle and
power-down mode.
Start ADC Operation: Input starting analog to digital conversion (ADC operation can also be
started by software).
Pulse Width Modulation: Output 0.
Pulse Width Modulation: Output 1.
Enable Watchdog Timer: Enable for T3 watchdog timer and disable power-down mode.
Port 0: Port 0 is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them
float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address
and data bus during accesses to external program and data memory. In this application it uses
strong internal pull-ups when emitting 1s. Port 0 is also used to input the code byte during
programming and to output the code byte during verification.
Port 1: 8-bit I/O port. Alternate functions include:
(P1.0-P1.5): Programmable I/O port pins.
(P1.6, P1.7): Open drain port pins.
CT0I-CT3I (P1.0-P1.3): Capture timer input signals for timer T2.
T2 (P1.4): T2 event input.
RT2 (P1.5): T2 timer reset signal. Rising edge triggered.
SCL (P1.6): Serial port clock line I
SDA (P1.7): Serial port data line I
Port 1 has four modes selected on a per bit basis by writing to the P1M1 and P1M2 registers as
follows:
Port 1 is also used to input the lower order address byte during EPROM programming and
verification. A0 is on P1.0, etc.
Port 2: 8-bit programmable I/O port.
Alternate function: High-order address byte for external memory (A08-A15). Port 2 is also used to
input the upper order address during EPROM programming and verification. A8 is on P2.0, A9 on
P2.1, through A13 on P2.5.
Port 2 has four output modes selected on a per bit basis by writing to the P2M1 and P2M2 registers
as follows:
Port 3: 8-bit programmable I/O port. Alternate functions include:
RxD(P3.0): Serial input port.
TxD (P3.1): Serial output port.
INT0 (P3.2): External interrupt.
INT1 (P3.3): External interrupt.
T0 (P3.4): Timer 0 external input.
T1 (P3.5): Timer 1 external input.
WR (P3.6): External data memory write strobe.
RD (P3.7): External data memory read strobe.
Port 3 has four modes selected on a per bit basis by writing to the P3M1 and P3M2 registers as
follows:
P1M1.x
0
0
1
1
P2M1.x
0
0
1
1
P3M1.x
0
0
1
1
P1M2.x
0
1
0
1
P2M2.x
0
1
0
1
P3M2.x
0
1
0
1
2
C, PWM, capture/compare,
5
Mode Description
Pseudo–bidirectional (standard c51 configuration; default)
Push-Pull
High impedance
Open drain
Mode Description
Pseudo–bidirectional (standard c51 configuration; default)
Push-Pull
High impedance
Open drain
Mode Description
Pseudo–bidirectional (standard c51 configuration; default)
Push–Pull
High impedance
Open drain
2
2
C-bus.
C-bus.
NAME AND FUNCTION
80C554/87C554
Product data

Related parts for P80C554SFBD,157