EP9315-CB Cirrus Logic Inc, EP9315-CB Datasheet - Page 430

IC ARM920T MCU 200MHZ 352-PBGA

EP9315-CB

Manufacturer Part Number
EP9315-CB
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9315-CB

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, PCMCIA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9315A-Z
For Use With
598-1144 - KIT DEVELOPMENT EP9315 ARM9
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1261

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9315-CB
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CB
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9315-CBZ
Manufacturer:
ALTERA
0
Part Number:
EP9315-CBZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
EP9315-CBZ
Quantity:
48
10
10-36
DMA Controller
EP93xx User’s Guide
Definition:
Bit Descriptions:
This is the interrupt status register. The register is read to obtain interrupt
status for enabled interrupts. An interrupt is enabled by writing the
corresponding bits in the CONTROL register.
Write this location once to clear the interrupt. (See the Interrupt Register Bit
Descriptions for the bits where this applies.)
RSVD:
STALLInt:
DONEInt:
NFBInt:
Copyright 2007 Cirrus Logic
Reserved. Unknown During Read.
Indicates channel has stalled. This interrupt is generated
on a Channel State machine transition from MEM_RD
(memory read) or MEM_WR (memory write) to the STALL
state, assuming STALLIntEn set. The interrupt is cleared
by either disabling the channel or by triggering a new
transfer.
Transaction is done. When enabled, this interrupt is set
when all DMA controller transactions complete normally,
as determined by the transfer count/external peripheral
DEOT signal. When a transfer completes, software must
clear the DONE bit before reprogramming the DMA, by
writing either a “0” or “1” to this bit. This must be done
even if the DMA interrupt is disabled. The DMA will ignore
any additional DREQs that it receives from the external
peripheral (if operating in external DMA mode) until the
software clears the DONE interrupt and reprograms the
DMA with new BCRx values.
Indicates that a channels buffer descriptor is free for
update. This interrupt is generated if NFBIntEn is set,
when a transfer begins using the second buffer of the
double-buffer set, thus informing software that it can now
set up the other buffer. The interrupt is cleared by either
disabling the channel or writing a new BCR value to set up
a new buffer descriptor. The interrupt is not generated for
a single-buffer transfer. In software triggered M2M mode,
servicing of the NFB interrupt is dependent on the system
level AHB arbitration since the DMA’s HREQ (AHB
request) may be continuously held high.
DS785UM1

Related parts for EP9315-CB