F272-BAGE-T-TR STMicroelectronics, F272-BAGE-T-TR Datasheet - Page 150

no-image

F272-BAGE-T-TR

Manufacturer Part Number
F272-BAGE-T-TR
Description
MCU 16BIT 256K FLASH 144-TQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of F272-BAGE-T-TR

Core Processor
ST10
Core Size
16-Bit
Speed
40MHz
Connectivity
ASC, CAN, EBI/EMI, I²C, SSC, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
111
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
20K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
144-TQFP, 144-VQFP
Data Bus Width
16 bit
Data Ram Size
20 KB
Interface Type
ASC, CAN, I2C, SSC
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
111
Number Of Timers
4
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 24 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
F272-BAGE-T-TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
Electrical characteristics
24.8.7
24.8.8
Table 69.
150/182
1
1
1
1
0
(P0H.7-5)
P0.15-13
1
1
0
0
1
1
0
1
0
1
an external clock failure occurs, then the watchdog counter overflows (after 16 PLL clock
cycles).
The CPU clock signal will be switched to the PLL free-running clock signal, and the oscillator
watchdog Interrupt Request is flagged. The CPU clock will not switch back to the external
clock even if a valid external clock exits on XTAL1 pin. Only a hardware reset (or
bidirectional Software / Watchdog reset) can switch the CPU clock source back to direct
clock input.
When the OWD is disabled, the CPU clock is always the external oscillator clock (in Direct
Drive or Prescaler Operation) and the PLL is switched off to decrease consumption supply
current.
Phase Locked Loop (PLL)
For all other combinations of pins P0.15-13 (P0H.7-5) during reset the on-chip phase locked
loop is enabled and it provides the CPU clock (see
frequency by the factor F which is selected via the combination of pins P0.15-13 (f
f
the input clock. This synchronization is done smoothly, so the CPU clock frequency does not
change abruptly.
Due to this adaptation to the input clock the frequency of f
locked to f
individual TCLs.
The timings listed in the AC Characteristics that refer to TCLs therefore must be calculated
using the minimum TCL that is possible under the respective circumstances.
The real minimum value for TCL depends on the jitter of the PLL. The PLL tunes f
keep it locked on f
one TCL period.
This is especially important for bus cycles using wait states and e.g. for the operation of
timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train
generation or measurement, lower Baud rates, etc.) the deviation caused by the PLL jitter is
negligible. Refer to next
Voltage Controlled Oscillator
The ST10F272 implements a PLL which combines different levels of frequency dividers with
a Voltage Controlled Oscillator (VCO) working as frequency multiplier. In the following table,
a detailed summary of the internal settings and VCO frequency is reported.
Internal PLL divider mechanism
XTAL
5.3 to 10.6MHz
6.4 to 12MHz
Frequency
1 to 64MHz
4 to 8MHz
4 to 8MHz
x F). With every F’th transition of f
XTAL
XTAL
. The slight variation causes a jitter of f
1)
1)
XTAL
Prescaler
F
F
F
F
XTAL
XTAL
XTAL
XTAL
Input
. The relative deviation of TCL is the maximum when it is referred to
Section 24.8.9: PLL Jitter
/ 4
/ 4
/ 4
/ 4
Multiply by
64
48
64
40
PLL bypassed
XTAL
PLL
the PLL circuit synchronizes the CPU clock to
Divide by
4
4
2
2
for more details.
Table
CPU
68). The PLL multiplies the input
which also effects the duration of
CPU
Prescaler
Output
is constantly adjusted so it is
ST10F272B/ST10F272E
CPU Frequency
f
CPU
F
F
F
F
F
XTAL
XTAL
XTAL
XTAL
XTAL
= f
CPU
XTAL
CPU
x 4
x 3
x 8
x 5
x 1
to
x F
=

Related parts for F272-BAGE-T-TR