LAN89218AQ_samples SMSC, LAN89218AQ_samples Datasheet - Page 138

Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl

LAN89218AQ_samples

Manufacturer Part Number
LAN89218AQ_samples
Description
Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl
Manufacturer
SMSC
Datasheet

Specifications of LAN89218AQ_samples

Ethernet Connection Type
10BASE-T, 100BASE-TX
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Standard Supported
IEEE802.3, IEEE802.3u
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Temperature
+ 85 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Revision 1.3 (02-23-10)
6.4
SYMBOL
t
t
t
t
t
cycle
t
t
csdv
t
t
csh
asu
don
doff
doh
csl
ah
A[2:1], END_SEL
In this mode, the upper address inputs are not decoded and any read of the LAN89218 will read the
RX Data FIFO. This mode is enabled when FIFO_SEL is driven high during a read access. This is
normally accomplished by connecting the FIFO_SEL signal to high-order address line. This mode is
useful when the host processor must increment its address when accessing the LAN89218. Timing is
identical to a PIO read, and the FIFO_SEL signal has the same timing characteristics as the address
lines.
Timing for 16-bit and 32-bit Direct PIO Read cycles is identical with the exception that D[31:16] is not
driven during a 16-bit read. Note that address lines A[2:1] are still used, and address bits A[7:3] are
ignored.
Note: The “Data Bus” width is 32 bits with optional support for 16-bit bus widths.
Note: An RX Data FIFO Direct PIO Read cycle begins when both nCS and nRD are asserted. The
RX Data FIFO Direct PIO Reads
DESCRIPTION
Read Cycle Time
nCS, nRD Assertion Time
nCS, nRD Deassertion Time
nCS, nRD Valid to Data Valid
Address, END_SEL, FIFO_SEL Setup to nCS, nRD
Valid
Address, END_SEL, FIFO_SEL Hold Time
Data Buffer Turn On Time
Data Buffer Turn Off Time
Data Output Hold Time
FIFO_SEL
nCS, nRD
Data Bus
cycle ends when either or both nCS and nRD are de-asserted. They may be asserted and de-
asserted in any order.
Figure 6.3 RX Data FIFO Direct PIO Read Cycle Timing
Table 6.5 RX Data FIFO Direct PIO Read Timing
High Performance Single-Chip 10/100 Ethernet Controller for Automotive Applications
t
asu
DATASHEET
t
don
t
csdv
138
t
csl
t
cycle
t
doh
MIN
45
32
13
0
0
0
0
t
t
doff
ah
t
TYP
csh
MAX
30
7
SMSC LAN89218
Datasheet
UNITS
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for LAN89218AQ_samples