LAN89218AQ_samples SMSC, LAN89218AQ_samples Datasheet - Page 49

Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl

LAN89218AQ_samples

Manufacturer Part Number
LAN89218AQ_samples
Description
Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl
Manufacturer
SMSC
Datasheet

Specifications of LAN89218AQ_samples

Ethernet Connection Type
10BASE-T, 100BASE-TX
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Standard Supported
IEEE802.3, IEEE802.3u
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Temperature
+ 85 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
High Performance Single-Chip 10/100 Ethernet Controller for Automotive Applications
Datasheet
SMSC LAN89218
3.10.2.1
3.10.2.2
D1 Sleep
Power consumption is reduced in this state by disabling clocks to portions of the internal logic as
shown in
operational. This state is entered when the host writes a '01' to the PM_MODE bits in the Power
Management (PMT_CTRL) register. The READY bit in PMT_CTRL is cleared when entering the D1
state.
Wake-up frame and Magic Packet detection are automatically enabled in the D1 state. If properly
enabled via the WOL_EN and PME_EN bits, the LAN89218 will assert the PME hardware signal upon
the detection of the wake-up frame or magic packet. The LAN89218 can also assert the host interrupt
(IRQ) on detection of a wake-up frame or magic packet. Upon detection, the WUPS field in PMT_CTRL
will be set to a 10b.
Note 3.6 The PME interrupt status bit (PME_INT) in the INT_STS register is set regardless of the
Note 3.7 Wake-up frame and Magic Packet detection is automatically enabled when entering the D1
A write to the BYTE_TEST register, regardless of whether a wake-up frame or Magic Packet was
detected, will return LAN89218 to the D0 state and will reset the PM_MODE field to the D0 state. As
noted above, the host is required to check the READY bit and verify that it is set before attempting
any other reads or writes of the device.
Note 3.8 The host must only perform read accesses prior to the ready bit being set.
Once the READY bit is set, the LAN89218 is ready to resume normal operation. At this time the WUPS
field can be cleared.
D2 Sleep
In this state, as shown in
placed in a reduced power state. To enter this state, the EDPWRDOWN bit in register 17 of the PHY
(Mode Control/Status register) must be set. This places the PHY in the Energy Detect mode. The
PM_MODE bits in the PMT_CTRL register must then be set to 10b. Upon setting the PM_MODE bits,
the LAN89218 will enter the D2 sleep state. The READY bit in PMT_CTRL is cleared when entering
the D2 state.
Note 3.9 If carrier is present when this state is entered detection will occur immediately.
If properly enabled via the ED_EN and PME_EN bits, the LAN89218 will assert the PME hardware
signal upon detection of a valid carrier. Upon detection, the WUPS field in PMT_CTRL will be set to
a 01b.
Note 3.10 The PME interrupt status bit on the INT_STS register (PME_INT) is set regardless of the
Table
setting of PME_EN.
state. For wake-up frame detection, the wake-up frame filter must be programmed before
entering the D1 state (see
the host interrupt and PME signal must be enabled prior to entering the D1 state.
setting of PME_EN.
3.11. In this mode the clock to the internal PHY and portions of the MAC are still
Table
3.11, all clocks to the MAC and host bus are disabled and the PHY is
DATASHEET
Section 3.5, "Wake-up Frame Detection," on page
49
Revision 1.3 (02-23-10)
29). If used,

Related parts for LAN89218AQ_samples