LAN89218AQ_samples SMSC, LAN89218AQ_samples Datasheet - Page 52

Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl

LAN89218AQ_samples

Manufacturer Part Number
LAN89218AQ_samples
Description
Ethernet ICs High Perform Chip 10/100 NonPCI Cntrl
Manufacturer
SMSC
Datasheet

Specifications of LAN89218AQ_samples

Ethernet Connection Type
10BASE-T, 100BASE-TX
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Standard Supported
IEEE802.3, IEEE802.3u
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Temperature
+ 85 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Revision 1.3 (02-23-10)
3.10.3.2
3.11
PHY REG 0.15
SOURCE
RESET
PHY_RST
nRESET
SRST
POR
Energy Detect Power-Down
This power-down mode is activated by setting the Phy register bit 17.13 to 1. Please refer to
5.5.8, "Mode Control/Status," on page 128
no energy is present on the line, the PHY is powered down, with the exception of the management
interface, the SQUELCH circuit and the ENERGYON logic. The ENERGYON logic is used to detect
the presence of valid energy from 100Base-TX, 10Base-T, or Auto-negotiation signals
In this mode, when the ENERGYON signal is low, the PHY is powered-down, and nothing is
transmitted. When energy is received - link pulses or packets - the ENERGYON signal goes high, and
the PHY powers-up. It automatically resets itself into the state it had prior to power-down, and asserts
the INT7.1 bit of the register defined in
ENERGYON interrupt is enabled, this event will cause an interrupt to the host. The first and possibly
the second packet to activate ENERGYON may be lost. When 17.13 is low, energy detect power-down
is disabled.
The LAN89218 has five reset sources:
Table 3.12
Note 3.11 After any PHY reset, the application must wait until the “Link Status” bit in the PHY’s “Basic
Note 3.12 After a POR, nRESET or SRST, the LAN89218 will automatically check for the presence of
Note 3.13 HBI - “Host Bus Interface”, NASR - Not affected by software reset.
Detailed Reset Description
Power-On Reset (POR)
Hardware Reset Input Pin (nRESET)
Soft Reset (SRST)
PHY Soft Reset via PMT_CTRL bit 10 (PHY_RST)
PHY Soft Reset via PHY Basic Control Register (PHY REG 0.15)
PLL
X
X
shows the effect of the various reset sources on the LAN89218 's circuitry.
Status Register” (PHY Reg. 1.2) is set before attempting to transmit or receive data.
an external EEPROM. After any of these resets the application must verify that the EPC
Busy Bit (E2P_CMD, bit 31) is cleared before attempting to access the EEPROM, or
change the function of the GPO/GPIO signals, or before modifying the ADDRH or ADDRL
registers in the MAC.
Note
HBI
3.13
X
X
X
Table 3.12 Reset Sources and Affected Circuitry
REGISTERS
Note 3.13
NASR
High Performance Single-Chip 10/100 Ethernet Controller for Automotive Applications
X
X
DATASHEET
MIL
X
X
X
Section 5.5.11, "Interrupt Source Flag," on page
for additional information on this register. In this mode when
52
MAC
X
X
X
Note 3.11
PHY
X
X
X
X
EEPROM MAC
Note 3.12
RELOAD
ADDR.
X
X
X
SMSC LAN89218
LATCHED
CONFIG.
STRAPS
131. If the
Datasheet
X
X
Section

Related parts for LAN89218AQ_samples