ISP1507EBS,518 NXP Semiconductors, ISP1507EBS,518 Datasheet - Page 50

no-image

ISP1507EBS,518

Manufacturer Part Number
ISP1507EBS,518
Description
RF Transceiver USB 2.0 ULPI TRNSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1507EBS,518

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
Other names
935285498518 ISP1507EBS-T
NXP Semiconductors
Table 30.
Table 31.
Table 32.
ISP1507E_ISP1507F_1
Product data sheet
Bit
Symbol
Reset
Access
Bit
7 to 5
4
3
2
1
0
Bit
Symbol
Reset
Access
Symbol
-
ID_GND_R
SESS_END_R
SESS_VALID_R
VBUS_VALID_R
HOST_DISCON_R Host Disconnect Rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on
USB_INTR_EN_R_E - USB Interrupt Enable Rising Edge register (address R = 0Dh to 0Fh, W = 0Dh,
S = 0Eh, C = 0Fh) bit allocation
USB_INTR_EN_R_E - USB Interrupt Enable Rising Edge register (address R = 0Dh to 0Fh, W = 0Dh,
S = 0Eh, C = 0Fh) bit description
USB_INTR_EN_F_E - USB Interrupt Enable Falling Edge register (address R = 10h to 12h, W = 10h,
S = 11h, C = 12h) bit allocation
10.1.5 USB_INTR_EN_R_E register
10.1.6 USB_INTR_EN_F_E register
R/W/S/C
R/W/S/C
7
0
7
0
The bits in this register enable interrupts and RXCMDs to be sent when the corresponding
bits in the USB_INTR_STAT register change from logic 0 to logic 1. By default, all
transitions are enabled.
The bits in this register enable interrupts and RXCMDs to be sent when the corresponding
bits in the USB_INTR_STAT register change from logic 1 to logic 0. By default, all
transitions are enabled. See
reserved
R/W/S/C
reserved
R/W/S/C
Description
reserved
ID Ground Rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on
ID_GND.
Session End Rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on
SESS_END.
Session Valid Rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on
SESS_VLD.
V
VBUS_VLD.
HOST_DISCON.
BUS
6
0
6
0
Valid Rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on
R/W/S/C
R/W/S/C
5
0
5
0
Rev. 01 — 28 May 2008
Table 30
ID_GND_R
ID_GND_F
Table
R/W/S/C
R/W/S/C
4
1
4
1
shows the bit allocation of the register.
32.
R/W/S/C
R/W/S/C
END_R
SESS_
SESS_
END_F
3
1
3
1
ISP1507E; ISP1507F
VALID_R
VALID_F
R/W/S/C
R/W/S/C
SESS_
SESS_
ULPI HS USB OTG transceiver
2
1
2
1
VALID_R
VALID_F
R/W/S/C
R/W/S/C
VBUS_
VBUS_
1
1
1
1
© NXP B.V. 2008. All rights reserved.
DISCON_R
DISCON_F
R/W/S/C
R/W/S/C
HOST_
HOST_
0
1
0
1
49 of 78

Related parts for ISP1507EBS,518