STM32W108HBU6 STMicroelectronics, STM32W108HBU6 Datasheet - Page 141

no-image

STM32W108HBU6

Manufacturer Part Number
STM32W108HBU6
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32W108HBU6

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.18V
Operating Supply Voltage (typ)
1.25V
Operating Supply Voltage (max)
1.32V
Package Type
VFQFPN EP
Pin Count
40
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108HBU6
Manufacturer:
ST
0
Part Number:
STM32W108HBU61TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU63
Manufacturer:
ST
Quantity:
201
Part Number:
STM32W108HBU63TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU64
Manufacturer:
ST
0
Part Number:
STM32W108HBU64TR
Manufacturer:
TDK
Quantity:
30 000
Part Number:
STM32W108HBU64TR
Manufacturer:
ST
0
STM32W108CB, STM32W108HB
Bits [13:12] TIM_ETPS: External Trigger Prescaler
Bits [11:8] TIM_ETF: External Trigger Filter
Bit 15 TIM_ETP: External Trigger Polarity
Bit 14 TIM_ECE: External Clock Enable
Bit 7 TIM_MSM: Master/Slave Mode
This bit selects whether ETR or the inverse of ETR is used for trigger operations.
0: ETR is non-inverted, active at a high level or rising edge.
1: ETR is inverted, active at a low level or falling edge.
This bit enables external clock mode 2.
0: External clock mode 2 disabled.
1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF
signal.
Note: Setting the TIM_ECE bit has the same effect as selecting external clock mode 1 with
External trigger signal ETRP frequency must be at most 1/4 of CK frequency. A prescaler can
be enabled to reduce ETRP frequency. It is useful with fast external clocks.
00: ETRP prescaler off.
01: Divide ETRP frequency by 2.
10: Divide ETRP frequency by 4.
11: Divide ETRP frequency by 8.
This defines the frequency used to sample the ETRP signal, f
digital filter applied to ETRP. The digital filter is made of an event counter in which N events are
needed to validate a transition on the output:
0000: f
0001: f
0010: f
0011: f
0100: f
0101: f
0110: f
0111: f
Note: PCLK is 12 MHz when the STM32W108 is using the 24 MHz crystal oscillator, and 6
0: No action.
1: The effect of an event on the trigger input (TRGI) is delayed to allow exact synchronization
between the current timer and the slave (through TRGO). It is useful for synchronizing timers
on a single external event.
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
TRGI connected to ETRF (TIM_SMS=111 and TIM_TS=111).
mode, gated mode and trigger mode. TRGI must not be connected to ETRF in this case
(the TIM_TS bits must not be 111).
If external clock mode 1 and external clock mode 2 are enabled at the same time, the
external clock input will be ETRF.
MHz if using the 12 MHz RC oscillator.
It is possible to use this mode simultaneously with the following slave modes: reset
= PCLK/2, N=8.
= PCLK/4, N=8.
= PCLK, no filtering.
= PCLK, N=2.
= PCLK, N=4.
= PCLK, N=8.
= PCLK/2, N=6.
= PCLK/4, N=6.
Doc ID 16252 Rev 7
1111: f
1110: f
1101: f
1100: f
1011: f
1010: f
1001: f
1000: f
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
Sampling
= PCLK/32, N=6.
= PCLK/32, N=5.
= PCLK/16, N=8.
= PCLK/16, N=6.
= PCLK/16, N=5.
= PCLK/8, N=8.
= PCLK/8, N=6.
= PCLK/32, N=8.
General-purpose timers
, and the length of the
141/208

Related parts for STM32W108HBU6