MT48H8M32LFB5-10:G Micron Technology Inc, MT48H8M32LFB5-10:G Datasheet - Page 39

no-image

MT48H8M32LFB5-10:G

Manufacturer Part Number
MT48H8M32LFB5-10:G
Description
Manufacturer
Micron Technology Inc
Type
Mobile SDRAMr
Datasheet

Specifications of MT48H8M32LFB5-10:G

Organization
8Mx32
Density
256Mb
Address Bus
14b
Access Time (max)
17/8/7ns
Maximum Clock Rate
104MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
65mA
Pin Count
90
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant
Notes
pdf: 09005aef80d460f2, source: 09005aef80cd8d41
256Mb SDRAM x32_2.fm - Rev. D 9/04 EN
10.
11. AC timing and I
12. Other input signals are allowed to transition no
13. I
1. All voltages referenced to V
2. This parameter is sampled. V
3.
4. Enables on-chip refresh and address counters.
5. The minimum specifications are used only to
6. An initial pause of 100µs is required after power-
7. AC characteristics assume
8. In addition to meeting the transition rate specifi-
9. Outputs measured for 1.8V at 0.9V, 2.5V at 1.25V,
2.5V or 3.3V; T
1.4V. f = 1 MHz.
I
rates. Specified values are obtained with mini-
mum cycle time and the outputs open.
indicate cycle time at which proper operation
over the full temperature range (-40°C
+85°C for T
up, followed by two AUTO REFRESH commands,
before proper device operation is ensured. (V
and V
V
AUTO REFRESH command wake-ups should be
repeated any time the
exceeded.
cation, the clock and CKE must transit between
V
tonic manner.
or 3.3V at 1.65V with equivalent load:
t
the open circuit condition; it is not a reference to
V
t
timing referenced to V
the input transition time is longer than
then the timing is referenced at V
(MIN) and no longer at the V
more than once every two clocks and are other-
wise at valid V
properly initialized.
DD
HZ defines the time at which the output achieves
OH before going High-Z.
DD
OH
SS
IH
and V
and V
is dependent on output loading and cycle
specifications are tested after the device is
or V
DD
OL
Q must be powered up simultaneously.
SS
IL
A
. The last valid data element will meet
Q must be at same potential.) The two
(or between V
on IT parts) is ensured.
IH
A
or V
Q
= 25°C; pin under test biased at
DD
IL
tests have V
t
levels.
REF refresh requirement is
IH
/2 = crossover point. If
t
IL
SS
T = 1ns.
IH
.
and V
/2 crossover point.
DD
30pF
IL
IL
, V
IH
(MAX) and V
and V
DD
) in a mono-
Q = +1.8V,
t
T (MAX),
IH
, with
T
A
DD
IH
39
14. Timing actually specified by
15. Timing actually specified by
16. Timing actually specified by
17. Required clocks are specified by JEDEC function-
18. The I
19. Address transitions average one transition every
20. CLK must be toggled a minimum of two times
21. Based on
22. V
23. The clock frequency must remain constant (stable
24. Auto precharge mode only. The precharge timing
25. Precharge mode only.
26. JEDEC specifies three clocks.
27.
28. Parameter guaranteed by design.
29. Specifies a maximum of 4pF.
30. Specifies a maximum of 5pF.
31. Specifies a maximum of 6.5pF.
32. For -10, CL = 3 and
33. CKE is HIGH during refresh command period
fied as a reference only at minimum cycle rate.
specified as a reference only at minimum cycle
rate.
ality and are not dependent on any timing param-
eter.
tionally according to the amount of frequency
alteration for the test condition.
two clocks.
during this period.
t
width
greater than one third of the cycle rate. V
shoot: V
clock is defined as a signal cycling within timing
constraints specified for the clock pin) during
access or precharge states (READ, WRITE, includ-
ing
be used to reduce the data rate.
budget (
clock delay, after the last WRITE is executed. May
not exceed limit set for precharge mode.
t
anteed by design.
t
actually a nominal value and does not result in a
fail value.
CK = 10ns for -10.
AC for -8 at CL = 3 with no load is 6ns and is guar-
RFC (MIN) else CKE is LOW. The I
Micron Technology, Inc., reserves the right to change products or specifications without notice.
IH
t
overshoot: V
WR, and PRECHARGE commands). CKE may
DD
IL
current will increase or decrease propor-
t
RP) begins at 7ns for -8 after the first
3ns, and the pulse width cannot be
t
(MIN) = -2V for a pulse width 3ns.
CK = 7.5ns for -75,
IH
(MAX) = V
t
CK =10ns.
MOBILE SDRAM
©2003 Micron Technology, Inc. All rights reserved.
t
t
256Mb: x32
WR plus
WR.
t
DD
t
CKS; clock(s) speci-
CK = 8ns for -8 and
PRELIMINARY
Q + 2V for a pulse
t
DD
RP; clock(s)
6 limit is
IL
under-

Related parts for MT48H8M32LFB5-10:G