PIC18F8722-I/PT Microchip Technology Inc., PIC18F8722-I/PT Datasheet - Page 181

no-image

PIC18F8722-I/PT

Manufacturer Part Number
PIC18F8722-I/PT
Description
80 PIN, 128 KB FLASH, 4K RAM, 70 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F8722-I/PT

A/d Inputs
16-Channel, 10-Bit
Comparators
2
Cpu Speed
10 MIPS
Eeprom Memory
1024 Bytes
Input Output
70
Interface
SPI/I2C/USART
Memory Type
Flash
Number Of Bits
8
Package Type
80-pin TQFP
Programmable Memory
128K Bytes
Ram Size
3.9K Bytes
Speed
40 MHz
Timers
2-8 bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F8722-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F8722-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F8722-I/PT
0
17.0
The PIC18F8722 family of devices all have a total of
five CCP (Capture/Compare/PWM) modules. Two of
these (CCP4 and CCP5) implement standard Capture,
Compare and Pulse-Width Modulation (PWM) modes
and are discussed in this section. The other three
modules
standard Capture and Compare modes, as well as
Enhanced PWM modes. These are discussed in
Section 18.0 “Enhanced Capture/Compare/PWM
(ECCP) Module”.
Each CCP/ECCP module contains a 16-bit register
which can operate as a 16-bit Capture register, a 16-bit
Compare register or a PWM Master/Slave Duty Cycle
register. For the sake of clarity, all CCP module opera-
tions in the following sections are described with
respect to CCP4, but are equally applicable to CCP5.
REGISTER 17-1:
 2004 Microchip Technology Inc.
CAPTURE/COMPARE/PWM
(CCP) MODULES
(ECCP1,
bit 7-6
bit 5-4
bit 3-0
ECCP2,
CCPxCON: CCPx CONTROL REGISTER (CCP4 AND CCP5 MODULES)
bit 7
Unimplemented: Read as ‘0’
DCxB1:DCxB0: PWM Duty Cycle bit 1 and bit 0 for CCP Module x
Capture mode:
Unused.
Compare mode:
Unused.
PWM mode:
These bits are the two Least Significant bits (bit 1 and bit 0) of the 10-bit PWM duty cycle. The
eight Most Significant bits (DCx9:DCx2) of the duty cycle are found in CCPRxL.
CCPxM3:CCPxM0: CCP Module x Mode Select bits
0000 = Capture/Compare/PWM disabled; resets CCPx module
0001 = Reserved
0010 = Compare mode, toggle output on match; CCPxIF bit is set
0011 = Reserved
0100 = Capture mode, every falling edge
0101 = Capture mode, every rising edge
0110 = Capture mode, every 4th rising edge
0111 = Capture mode, every 16th rising edge
1000 = Compare mode, initialize CCPx pin low; on compare match, force CCPx pin high;
1001 = Compare mode, initialize CCPx pin high; on compare match, force CCPx pin low;
1010 = Compare mode, generate software interrupt on compare match; CCPxIF bit is set;
1011 = Compare mode, trigger special event; CCPxIF bit is set, CCPx pin is unaffected (see
11xx = PWM mode
Legend:
R = Readable bit
-n = Value at POR
U-0
CCPxIF bit is set
CCPxIF bit is set
CCPx pin reflects I/O state
Section 17.3.4 “Special Event Trigger” for effects of the trigger)
ECCP3)
U-0
implement
DCxB1
R/W-0
Preliminary
W = Writable bit
‘1’ = Bit is set
DCxB0
R/W-0
Capture and Compare operations described in this chap-
ter apply to all standard and Enhanced CCP modules.
The operations of PWM mode described in Section 17.4
“PWM Mode” apply to CCP4 and CCP5 only.
PIC18F8722 FAMILY
Note:
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
CCPxM3
R/W-0
Throughout this section and Section 18.0
“Enhanced
(ECCP) Module”, references to register
and bit names that may be associated with
a specific CCP module are referred to
generically by the use of ‘x’ or ‘y’ in place of
the
“CCPxCON” might refer to the control
register for CCP4 or CCP5, or ECCP1,
ECCP2 or ECCP3. “CCPxCON” is used
throughout these sections to refer to the
module control register, regardless of
whether the CCP module is a standard or
enhanced implementation.
specific
CCPxM2 CCPxM1 CCPxM0
R/W-0
module
Capture/Compare/PWM
x = Bit is unknown
R/W-0
DS39646B-page 179
number.
R/W-0
Thus,
bit 0

Related parts for PIC18F8722-I/PT