ICS1893CY-10LF IDT, Integrated Device Technology Inc, ICS1893CY-10LF Datasheet - Page 101

PHYCEIVER LOW PWR 3.3V 64-TQFP

ICS1893CY-10LF

Manufacturer Part Number
ICS1893CY-10LF
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheet

Specifications of ICS1893CY-10LF

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
1893CY-10LF
800-1025

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893CY-10LF
Manufacturer:
IDT
Quantity:
469
Part Number:
ICS1893CY-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893CY-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
8.3.2 Multi-Function (Multiplexed) Pins: PHY Address and LED Pins
ICS1893CY-10 Rev 1/07
Table 8-3
Note:
1. During either a power-on reset or a hardware reset, each multi-function configuration pin is an input
2. A software reset does not affect the state of a multi-function configuration pin. During a software reset,
3. Each multi-function configuration pin must be pulled either up or down with a resistor to establish the
4. As outputs, the asserted state of a multi-function configuration pin is the inverse of the sense sampled
Note:
Table 8-3. PHY Address and LED Pins
P0AC
Name
Pin
ICS1893CY-10 - Release
that is sampled when the ICS1893CY-10 exits the reset state. After sampling is complete, these pins
are output pins that can drive status LEDs.
all multi-function configuration pins are outputs.
address of the ICS1893CY-10. LEDs placed in series with these resistors provide a designated status
indicator.
Caution:
during reset. This inversion provides a signal that can illuminate an LED during an asserted state. For
example, if a multi-function configuration pin is pulled down to ground through an LED and a
current-limiting resistor, then the sampled sense of the input is low. To illuminate an LED for the
asserted state requires the output to be high.
Each of these pins monitor the data link by providing signals that directly drive LEDs.
lists the pins for the multi-function group of pins (that is, the multiplexed PHY Address / LED pins).
Number
Pin
55
All pins listed in
Input or
Output
Type
Pin
Copyright © 2007, Integrated Device Technology, Inc.
PHY (Address Bit) 0 / Activity LED.
For more information on this pin, see
As an input pin:
As an output pin:
Caution:
Table 8-3
This multi-function configuration pin is:
– An input pin during either a power-on reset or a hardware reset. In
– An output pin following reset. In this case, this pin provides activity
This pin establishes the address for the ICS1893CY-10. When the
signal on this pin is logic:
– Low, that address bit is set to logic zero.
– High, that address bit is set to logic one.
When the signal on this pin is:
– De-asserted, this state indicates the ICS1893CY-10 does not have
– Asserted, this state indicates the ICS1893CY-10 has Transmit or
this case, this pin configures the ICS1893CY-10 when it is in either
hardware mode or software mode.
status of the ICS1893CY-10.
Transmit or Receive activity.
Receive activity.
must not float.
This pin must not float. (See the notes at
“Multi-Function (Multiplexed) Pins: PHY Address and LED
Pins”.)
All rights reserved.
101
Chapter 8 Pin Diagram, Listings, and Descriptions
Pin Description
Section 5.5, “Twisted-Pair
Section 8.3.2,
Interface”.

Related parts for ICS1893CY-10LF