CY7C0430BV-133BGC Cypress Semiconductor Corp, CY7C0430BV-133BGC Datasheet - Page 7

no-image

CY7C0430BV-133BGC

Manufacturer Part Number
CY7C0430BV-133BGC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C0430BV-133BGC

Density
1.125Mb
Access Time (max)
4.7ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
133MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
16b
Package Type
BGA
Operating Temp Range
0C to 70C
Number Of Ports
4
Supply Current
750mA
Operating Supply Voltage (min)
3.15V
Operating Supply Voltage (max)
3.45V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
272
Word Size
18b
Number Of Words
64K
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C0430BV-133BGC
Manufacturer:
CY
Quantity:
677
Document #: 38-06027 Rev. *A
Pin Definitions
CNTRD
MKRD
CNTINT
INTP1
TMS
TCK
TDI
TDO
CLKBIST
GND
V
V
V
V
V
V
SS
DD
SS1
DD1
SS2
DD2
Port 1
P1
P1
P1
[6]
[6]
[7]
CNTRD
MKRD
CNTINT
INTP2
(continued)
Port 2
P2
P2
P2
[6]
[6]
[7]
CNTRD
MKRD
CNTINT
INTP3
Port 3
P3
P3
P3
[6]
[6]
[7]
CNTRD
MKRD
CNTINT
INTP4
Port 4
P4
P4
P4
[6]
[6]
[7]
Counter Readback Input. When asserted LOW, the
internal address value of the counter will be read back on
the address lines. During CNTRD operation, both
CNTLD and CNTINC must be HIGH. Counter readback
operation has higher priority over mask register readback
operation. Counter readback operation is independent of
port chip enables. If address readback operation occurs
with chip enables active (CE
data lines (I/Os) will be three-stated. The readback timing
will be valid after one no-operation cycle plus t
the rising edge of the next cycle.
Mask Register Readback Input. When asserted LOW,
the value of the mask register will be readback on
address lines. During mask register readback operation,
all counter and MKLD inputs must be HIGH (see Counter
and Mask Register Operations truth table). Mask register
readback operation is independent of port chip enables.
If address readback operation occurs with chip enables
active (CE
will be three-stated. The readback will be valid after one
no-operation cycle plus t
next cycle.
Counter Interrupt Flag Output. Flag is asserted LOW
for one clock cycle when the counter wraps around to
location zero.
Interrupt Flag Output. Interrupt permits communica-
tions between all four ports. The upper four memory
locations can be used for message passing. Example of
operation: INT
writes to the mailbox location of Port 4. Flag is cleared
when Port 4 reads the contents of its mailbox. The same
operation is applicable to ports 1, 2, and 3.
JTAG Test Mode Select Input. It controls the advance
of JTAG TAP state machine. State machine transitions
occur on the rising edge of TCK.
JTAG Test Clock Input. This can be CLK of any port or
an external clock connected to the JTAG TAP.
JTAG Test Data Input. This is the only data input. TDI
inputs will shift data serially in to the selected register.
JTAG Test Data Output. This is the only data output.
TDO transitions occur on the falling edge of TCK. TDO
normally three-stated except when captured data is
shifted out of the JTAG TAP.
BIST Clock Input.
Thermal Ground for Heat Dissipation.
Ground Input.
Power Input.
Address Lines Ground Input.
Address Lines Power Input.
Data Lines Ground Input.
Data Lines Power Input.
0
= LOW, CE
P4
is asserted LOW when another port
Description
1
CD2
= HIGH), the data lines (I/Os)
0
from the rising edge of the
= LOW, CE
CY7C04312BV
CY7C04314BV
CY7C0430BV
1
= HIGH), the
Page 7 of 37
CD2
from
[+] Feedback

Related parts for CY7C0430BV-133BGC