OM6208 NXP Semiconductors, OM6208 Datasheet - Page 20

no-image

OM6208

Manufacturer Part Number
OM6208
Description
Om6208 65 X 96 Pixels Matrix Grey-scale Lcd Driver
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
10.1.3
Both data and clock lines remain HIGH when the bus is not
busy (see Fig.22). A HIGH-to-LOW transition of the data
10.1.4
Each byte of 8 bits is followed by an acknowledge bit (see
Fig.23). The acknowledge bit is a HIGH signal put on the
bus by the transmitter during which time the master
generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an
acknowledge after the reception of each byte. Also a
master receiver must generate an acknowledge after the
reception of each byte that has been clocked out of the
2003 feb 10
handbook, full pagewidth
handbook, full pagewidth
65 x 96 pixels matrix grey-scale LCD driver
S
A
TART AND STOP CONDITIONS
CKNOWLEDGE
BY TRANSMITTER
SDA
SCL
DATA OUTPUT
DATA OUTPUT
BY RECEIVER
SCL FROM
MASTER
START condition
S
Fig.22 Definition of START and STOP conditions.
condition
START
S
Fig.23 Acknowledge on the I
1
20
line, while the clock is HIGH is defined as the START
condition (S). A LOW-to-HIGH transition of the data line
while the clock is HIGH is defined as the STOP
condition (P).
slave transmitter. The device that acknowledges must
pull-down the SDA line during the acknowledge clock
pulse, so that the SDA line is stable LOW during the HIGH
period of the acknowledge related clock pulse (set-up and
hold times must be taken into consideration). A master
receiver must signal an end of data to the transmitter by
not generating an acknowledge on the last byte that has
been clocked out of the slave. In this event the transmitter
must leave the data line HIGH to enable the master to
generate a stop condition.
2
2
C-bus.
not acknowledge
STOP condition
acknowledge
8
P
acknowledgement
clock pulse for
MBC622
9
MBC602
SDA
SCL
Product specification
OM6208

Related parts for OM6208