EPCS64 Altera Corporation, EPCS64 Datasheet - Page 11

no-image

EPCS64

Manufacturer Part Number
EPCS64
Description
(EPCS1 - EPCS64) Serial Configuration Devices
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPCS64ASI16N
Manufacturer:
ALTERA
0
Part Number:
EPCS64N
Quantity:
1 885
Part Number:
EPCS64N
Manufacturer:
ALTERA
0
Part Number:
EPCS64N
Manufacturer:
ST
0
Part Number:
EPCS64N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EPCS64N.
Manufacturer:
ST
0
Part Number:
EPCS64SI16N
Manufacturer:
ALTERA
Quantity:
1 290
Part Number:
EPCS64SI16N
Manufacturer:
ALTERA
Quantity:
4
Part Number:
EPCS64SI16N
Manufacturer:
ALTERA42
Quantity:
696
Part Number:
EPCS64SI16N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EPCS64SI16N
0
Company:
Part Number:
EPCS64SI16N
Quantity:
18
Altera Corporation
July 2004
Notes to
(1)
(2)
(3)
Write enable
Write disable
Read status
Read bytes
Read silicon ID
Write status
Write bytes
Erase bulk
Erase sector
Table 4–8. Operation Codes for Serial Configuration Devices
Operation
The MSB is listed first and the least significant bit (LSB) is listed last.
The status register, data or silicon ID are read out at least once on the DATA pin and will continuously be read out
until nCS is driven high
Write bytes operation requires at least one data byte on the DATA pin. If more than 256 bytes are sent to the device,
only the last 256 bytes are written to the memory.
Table
4–8:
Operation Code
0000 0110
0000 0100
0000 0101
0000 0011
1010 1011
0000 0001
0000 0010
1100 0111
1101 1000
Serial Configuration Devices (EPCS1, EPCS4, EPCS16 & EPCS64) Data Sheet
All attempts to access the memory contents while a write or erase cycle is
in progress will not be granted, and the write or erase cycle will continue
unaffected.
Write Enable Operation
The write enable operation code is b'0000 0110, and the most
significant bit is listed first. The write enable operation sets the write
enable latch bit, which is bit 1 in the status register. Always set the write
enable latch bit before write bytes, write status, erase bulk, and erase
sector operations.
enable operation.
definitions.
(1)
Address Bytes
Core Version a.b.c variable
0
0
0
3
0
0
3
0
3
Figures 4–7
Figure 4–5
Dummy Bytes
shows the timing diagram for the write
and
0
0
0
0
3
0
0
0
0
4–8
show the status register bit
Configuration Handbook, Volume 2
1 to infinite
1 to infinite
1 to infinite
1 to 256
Data Bytes
0
0
1
0
0
(3)
(2)
(2)
(2)
DCLK f
(MHz)
25
25
25
20
25
25
25
25
25
MAX
4–11

Related parts for EPCS64