XC3S250E Xilinx, Inc., XC3S250E Datasheet - Page 82

no-image

XC3S250E

Manufacturer Part Number
XC3S250E
Description
Spartan-3E FPGA Family
Manufacturer
Xilinx, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S250E
Manufacturer:
XILINX
0
Part Number:
XC3S250E
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S250E FTG256
Manufacturer:
XILINX
0
Part Number:
XC3S250E-4CP132C
Manufacturer:
XILINX
Quantity:
435
Part Number:
XC3S250E-4CP132C
Manufacturer:
XILINX
0
Part Number:
XC3S250E-4CP132I
Manufacturer:
XILINX
0
Part Number:
XC3S250E-4CP132I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S250E-4CPG132C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Company:
Part Number:
XC3S250E-4CPG132C
Quantity:
306
Part Number:
XC3S250E-4CPG132CS1
Manufacturer:
SANYO
Quantity:
1 000
Company:
Part Number:
XC3S250E-4CPG132I
Quantity:
118
Table 51: Byte-Wide Peripheral Interface (BPI) Connections (Continued)
Voltage Compatibility
I/O Banks 1 and 2. The majority of parallel Flash PROMs
use a single 3.3V supply voltage.
cases, the FPGA’s VCCO_1 and VCCO_2 supply voltages
must also be 3.3V to match the parallel Flash PROM. There
are some 1.8V parallel Flash PROMs available and the
FPGA interfaces with these devices if the VCCO_1 and
VCCO_2 supplies are also 1.8V.
Supported Parallel NOR Flash PROM Densities
Table 52
to program a single Spartan-3E FPGA. Parallel Flash den-
sity is specified in bits but addressed as bytes. The FPGA
presents up to 24 address lines during configuration but not
all are required for single FPGA applications.
Table 52: Number of Bits to Program a Spartan-3E FPGA and Smallest Parallel Flash PROM
CCLK Frequency
In BPI mode, the FPGA’s internal oscillator generates the
configuration clock frequency that controls all the interface
timing. The FPGA starts configuration at its lowest fre-
quency and increases its frequency for the remainder of the
configuration process if so specified in the configuration bit-
DS312-2 (v1.1) March 21, 2005
Advance Product Specification
DONE
PROG_B
V
Pin Name
The FPGA’s parallel Flash interface signals are within
XC3S1200E
XC3S1600E
XC3S100E
XC3S250E
XC3S500E
Device
indicates the smallest usable parallel Flash PROM
R
FPGA Direction
bidirectional I/O
Open-drain
Input
File Sizes (bits)
Uncompressed
FPGA Configuration Done. Low
during configuration. Goes High
when FPGA successfully
completes configuration. Requires
external 330 Ω pull-up resistor to
2.5V.
Program FPGA. Active Low.
When asserted Low for 300 ns or
longer, forces the FPGA to restart
its configuration process by
clearing configuration memory and
resetting the DONE and INIT_B
pins once PROG_B returns High.
Requires external 4.7 kΩ pull-up
resistor to 2.5V. If driving
externally, use an open-drain or
open-collector driver.
1,352,192
2,267,136
3,832,320
5,957,760
581,344
Consequently, in most
Description
Table 52
www.xilinx.com
Smallest Usable Parallel
shows the minimum required number of address lines
between the FPGA and parallel Flash PROM. The actual
number of address line required depends on the density of
the attached parallel Flash PROM.
A multiple-FPGA daisy-chained application requires a par-
allel Flash PROM large enough to contain the sum of the
FPGA file sizes. An application may also use a larger-den-
sity parallel Flash PROM to hold additional data beyond just
FPGA configuration data. For example, the parallel Flash
PROM could also contain the application code for a Micro-
Blaze RISC processor core implemented within the Spar-
tan-3E FPGA. After configuration, the MicroBlaze processor
could execute directly from external Flash or could copy the
code to other, faster system memory before executing the
code.
stream. The maximum frequency is specified using the
ConfigRate bitstream generator option.
maximum ConfigRate settings, approximately equal to
MHz, for various PROM read access times. Despite using
slower ConfigRate settings, BPI mode is equally fast as the
other configuration modes. In BPI mode, data is accessed
Low indicates that the FPGA is
not yet configured.
Must be High to allow
configuration to start.
Flash PROM
1 Mbit
2 Mbit
4 Mbit
4 Mbit
8 Mbit
During Configuration
Minimum Required Address
Functional Description
Pulled High via external
pull-up. When High,
indicates that the FPGA
successfully configured.
Drive PROG_B Low and
release to reprogram
FPGA. Hold PROG_B to
force FPGA I/O pins into
Hi-Z, allowing direct
programming access to
Flash PROM pins.
After Configuration
A[16:0]
A[17:0]
A[18:0]
A[18:0]
A[19:0]
Lines
Table 53
shows the
75

Related parts for XC3S250E