LM3S3749 Luminary Micro, Inc, LM3S3749 Datasheet - Page 642

no-image

LM3S3749

Manufacturer Part Number
LM3S3749
Description
Lm3s3749 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S3749-IQC50-A0
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S3749-IQC50-A0T
Manufacturer:
Texas Instruments
Quantity:
10 000
Reset
Reset
Type
Type
Pulse Width Modulator (PWM)
PWM0 Generator A Control (PWM0GENA)
Base 0x4002.8000
Offset 0x060
Type R/W, reset 0x0000.0000
642
Bit/Field
31:12
RO
RO
31
15
0
0
RO
RO
Register 43: PWM0 Generator A Control (PWM0GENA), offset 0x060
Register 44: PWM1 Generator A Control (PWM1GENA), offset 0x0A0
Register 45: PWM2 Generator A Control (PWM2GENA), offset 0x0E0
Register 46: PWM3 Generator A Control (PWM3GENA), offset 0x120
These registers control the generation of the PWMnA signal based on the load and zero output pulses
from the counter, as well as the compare A and compare B pulses from the comparators
(PWM0GENA controls the PWM generator 0 block, and so on). When the counter is running in
Count-Down mode, only four of these events occur; when running in Count-Up/Down mode, all six
occur. These events provide great flexibility in the positioning and duty cycle of the PWM signal that
is produced.
The PWM0GENA register controls generation of the PWM0A signal; PWM1GENA, the PWM1A signal;
PWM2GENA, the PWM2A signal; and PWM3GENA, the PWM3A signal.
If a zero or load event coincides with a compare A or compare B event, the zero or load action is
taken and the compare A or compare B action is ignored. If a compare A event coincides with a
compare B event, the compare A action is taken and the compare B action is ignored.
If the Generator A update mode is immediate (based on the GenAUpd field encoding in the PWMnCTL
register), this 16-bit GenAUpd value is used the next time the counter reaches zero. If the update
mode is synchronous, it is used the next time the counter reaches zero after a synchronous update
has been requested through the PWM Master Control (PWMCTL) register (see page 613). If this
register is rewritten before the actual update occurs, the previous value is never used and is lost.
30
14
0
0
reserved
RO
RO
29
13
reserved
0
0
Name
RO
RO
28
12
0
0
R/W
RO
27
11
0
0
ActCmpBD
Type
RO
R/W
RO
26
10
0
0
R/W
RO
Reset
25
0x00
0
9
0
ActCmpBU
Preliminary
R/W
RO
24
0
8
0
reserved
Description
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
R/W
RO
23
0
7
0
ActCmpAD
R/W
RO
22
0
6
0
R/W
RO
21
0
5
0
ActCmpAU
R/W
RO
20
0
4
0
R/W
RO
19
0
3
0
ActLoad
R/W
RO
18
0
2
0
R/W
RO
17
0
1
0
June 02, 2008
ActZero
R/W
RO
16
0
0
0

Related parts for LM3S3749