mt46v128m4bn Micron Semiconductor Products, mt46v128m4bn Datasheet - Page 65

no-image

mt46v128m4bn

Manufacturer Part Number
mt46v128m4bn
Description
512mb X4, X8, X16 Ddr Sdram
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mt46v128m4bn-5B ES:F
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
mt46v128m4bn-5B:F
Manufacturer:
MICRON
Quantity:
1 218
Part Number:
mt46v128m4bn-5B:F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46v128m4bn-5B:F
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
mt46v128m4bn-5B:F TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46v128m4bn-6:D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46v128m4bn-6:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46v128m4bn-6:F
Manufacturer:
Micron
Quantity:
2 148
Part Number:
mt46v128m4bn-6:F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46v128m4bn-6F
Manufacturer:
N/A
Quantity:
556
PDF: 09005aef80a1d9d4/Source: 09005aef82a95a3a
DDR_x4x8x16_Core2.fm - 512Mb DDR: Rev. L; Core DDR Rev. A 4/07 EN
also been included. Figure 38 on page 66 shows the nominal case and the extremes of
t
initiated, the DQ will remain High-Z and any additional input data will be ignored.
Data for any WRITE burst may be concatenated with or truncated with a subsequent
WRITE command. In either case, a continuous flow of input data can be maintained.
The new WRITE command can be issued on any positive edge of clock following the
previous WRITE command. The first data element from the new burst is applied after
either the last element of a completed burst or the last desired data element of a longer
burst which is being truncated. The new WRITE command should be issued x cycles
after the first WRITE command, where x equals the number of desired data element
pairs (pairs are required by the 2n-prefetch architecture).
Figure 39 on page 67 shows concatenated bursts of 4. An example of nonconsecutive
WRITEs is shown in Figure 40 on page 68. Full-speed random write accesses within a
page or pages can be performed as shown in Figure 41 on page 68.
Data for any WRITE burst may be followed by a subsequent READ command. To follow a
WRITE without truncating the WRITE burst,
on page 69.
Data for any WRITE burst may be truncated by a subsequent READ command, as shown
in Figure 43 on page 70.
Note that only the data-in pairs that are registered prior to the
to the internal array, and any subsequent data-in should be masked with DM, as shown
in Figure 44 on page 71.
Data for any WRITE burst may be followed by a subsequent PRECHARGE command. To
follow a WRITE without truncating the WRITE burst,
Figure 45 on page 72.
Data for any WRITE burst may be truncated by a subsequent PRECHARGE command, as
shown in Figure 46 on page 73 and Figure 47 on page 74. Only the data-in pairs regis-
tered prior to the
should be masked with DM, as shown in Figures 46 and 47. After the PRECHARGE
command, a subsequent command to the same bank cannot be issued until
DQSS for BL = 4. Upon completion of a burst, assuming no other commands have been
t
WR period are written to the internal array; any subsequent data-in
65
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
WTR should be met, as shown in Figure 42
512Mb: x4, x8, x16 DDR SDRAM
t
WR should be met, as shown in
©2000 Micron Technology, Inc. All rights reserved.
t
WTR period are written
Operations
t
RP is met.

Related parts for mt46v128m4bn