lan9311 Standard Microsystems Corp., lan9311 Datasheet - Page 180

no-image

lan9311

Manufacturer Part Number
lan9311
Description
Lan9311/lan9311i Two Port 10/100 Managed Ethernet Switch With 16-bit Non-pci Cpu Interface
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9311-NU
Manufacturer:
CINCERA
Quantity:
3 023
Part Number:
lan9311-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9311-NU
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
lan9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
lan9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.2 (04-08-08)
14.2.1.4
31:24
23:16
BITS
15:8
7:0
TX Data Available Level
The value in this field sets the level, in number of 64 Byte blocks, at which
the
TX Data FIFO free space is greater than this value, a
Available Interrupt (TDFA)
(INT_STS).
TX Status Level
The value in this field sets the level, in number of DWORD’s, at which the
TX Status FIFO Level Interrupt (TSFL)
Status FIFO used space is greater than this value, a
Interrupt (TSFL)
(INT_STS).
RX Space Available Level
The value in this field sets the level, in number of 64 Byte blocks, at which
the
Data FIFO free space is less than this value, a
(RDFL)
RX Status Level
The value in this field sets the level, in number of DWORD’s, at which the
RX Status FIFO Level Interrupt (RSFL)
Status FIFO used space is greater than this value, a
Interrupt (RSFL)
(INT_STS).
FIFO Level Interrupt Register (FIFO_INT)
This read/write register configures the limits where the RX/TX Data and Status FIFO’s will generate
system interrupts.
TX Data FIFO Available Interrupt (TDFA)
RX Data FIFO Level Interrupt (RDFL)
will be generated in the
Offset:
will be generated in the
will be generated in the
will be generated in the
068h
DESCRIPTION
Interrupt Status Register
DATASHEET
will be generated. When the TX
will be generated. When the RX
Interrupt Status Register
Interrupt Status Register
will be generated. When the RX
180
will be generated. When the
RX Data FIFO Level Interrupt
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Size:
Interrupt Status Register
RX Status FIFO Level
TX Status FIFO Level
TX Data FIFO
(INT_STS).
32 bits
TYPE
R/W
R/W
R/W
R/W
SMSC LAN9311/LAN9311i
DEFAULT
48h
00h
00h
00h
Datasheet

Related parts for lan9311