ak4566vn AKM Semiconductor, Inc., ak4566vn Datasheet - Page 10

no-image

ak4566vn

Manufacturer Part Number
ak4566vn
Description
20bit Stereo Codec With Built-in Ipga & Hp-amp
Manufacturer
AKM Semiconductor, Inc.
Datasheet
ASAHI KASEI
(Ta=25 C; AVDD, DVDD, HVDD = 2.5
Note 20. Except AC coupling.
Note 21. Pulse width to ground level when MCLK is connected to a capacitor in series and a resistor is connected to ground.
Note 22. Refer to “Serial Data Interface”.
Note 23. BICK rising edge must not occur at the same time as LRCK edge.
Note 24. The AK4566 can be reset by bringing PDN= “L” to “H” only upon power up.
Note 25. This is the count of LRCK “ ” from PMADC bit=”1”.
REV 0.5
Parameter
Master Clock Timing
LRCK Timing
Serial Interface Timing (Note 22)
Control Interface Timing
Power-down & Reset Timing
Frequency
Pulse Width Low
Pulse Width High
AC Pulse Width
BICK Period
BICK Pulse Width Low
LRCK Edge to BICK “ ”
BICK “ ” to LRCK Edge
LRCK to SDTO(MSB)
BICK “ ” to SDTO
SDTI Hold Time
SDTI Setup Time
Frequency
Duty Cycle
CCLK Period
CCLK Pulse Width Low
CDTI Setup Time
CDTI Hold Time
CSN “H” Time
CSN “ ” to CCLK “ ”
CCLK “ ” to CSN “ ”
PDN Pulse Width
PMADC “ ” to SDTO valid
(Refer to Figure 4.)
Pulse Width High
Pulse Width High
(Note 20)
(Note 20)
(Note 21)
(Note 24)
(Note 23)
(Note 23)
(Note 25)
SWITCHING CHARACTERISTICS
3.6V: C
AKM CONFIDENTIAL
L
= 20pF)
Symbol
tBCKH
tCCKH
tCLKH
tBCKL
tCCKL
tCLKL
tACW
tCDH
tCSW
fCLK
tBCK
tSDH
tCCK
tPDV
tLRB
tBLR
tBSD
tCDS
tCSH
tLRS
tSDS
tCSS
Duty
tPD
fs
- 10 -
0.4/fCLK
0.4/fCLK
0.4/fCLK
2.048
325.5
min
130
130
200
150
150
45
50
50
50
50
80
80
40
40
50
50
8
2081
44.1
typ
24.576
max
48
55
80
80
[AK4566]
Units
MHz
kHz
1/fs
2002/2
ns
ns
ns
%
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ak4566vn