PEB2085 SIEMENS [Siemens Semiconductor Group], PEB2085 Datasheet - Page 40

no-image

PEB2085

Manufacturer Part Number
PEB2085
Description
ISDN SubscribernAccess Controller
Manufacturer
SIEMENS [Siemens Semiconductor Group]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2085-P
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
ALLEGRO
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
LNFINEON
Quantity:
20 000
Part Number:
PEB2085N V2.3
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
PEB2085NV1.1
Manufacturer:
PHI
Quantity:
399
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
20 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS
Quantity:
5 967
Part Number:
PEB2085NV2.3
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085P
Quantity:
41
Part Number:
PEB2085P
Manufacturer:
SIEMENS
Quantity:
1 000
2.3
2.3.1
This interface consists of one data line per direction (IOM Data Ports 0 and 1:IDP0, 1). Three
additional signals define the data clock (DCL) and the frame synchronization (FSC1/2) at this
interface. The data clock has a frequency of 512 kHz (twice the data rate) and the frame sync
clock has a repetition rate of 8 kHz.
Via this interface four octets are transmitted per 125 s frame (figure 13). The first two octets
constitute the two 64 kbit/s B channels. In the ISAC-S the MONITOR channel (third octet)
serves:
– for arbitration of the access to the IOM-TIC bus on IDP1 in case several layer-2 components
– to indicate the status on the S bus D channel (IDP0, bit 3 of the monitor octet), "stop/go"
– for the exchange of data using the IOM-1 MONITOR channel protocol which involves the E
Two bits in the fourth octet are used for the 16 kbit/s D channel. The controlling and monitoring
of layer-1 functions (activation/deactivation of the S interface...) is done via the Command/
Indication bits. The T bit is not used in ISAC-S IOM-1 applications.
Figure 13
IOM
IOM
In TE mode the IOM timing is internally generated by DPLL circuitry from the S interface and
DCL and FSC 1/2 are outputs.
In LT-S, NT and LT-T modes the clock and frame synchronization signals are inputs.
The IOM interface can be operated either in timing mode 0 or in timing mode 1, selected by
SPM bit in SPCR register.
Semiconductor Group
are connected together (see chapter 2.3.9).
(see chapter 2.5.7).
bit as data validation bit (see chapter 2.3.7).
®
®
-1 Frame Structure
-1 Timing
IOM
IOM
®
®
-1 Mode Functions
-1 Frame Structure / Timing Modes
B1
B2
125 µs
40
MONITOR
Functional Description
D
TIC-Bus
C /
ITD00852
T E

Related parts for PEB2085