PEB2085 SIEMENS [Siemens Semiconductor Group], PEB2085 Datasheet - Page 77

no-image

PEB2085

Manufacturer Part Number
PEB2085
Description
ISDN SubscribernAccess Controller
Manufacturer
SIEMENS [Siemens Semiconductor Group]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2085-P
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
ALLEGRO
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
LNFINEON
Quantity:
20 000
Part Number:
PEB2085N V2.3
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
PEB2085NV1.1
Manufacturer:
PHI
Quantity:
399
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
20 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS
Quantity:
5 967
Part Number:
PEB2085NV2.3
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085P
Quantity:
41
Part Number:
PEB2085P
Manufacturer:
SIEMENS
Quantity:
1 000
channel) or by the ISAC-S itself (transmission of an HDLC frame). A software access request
to the bus is effected by setting the BAC bit (CIX0 register) to "1".
In the case of an access request, the ISAC-S checks the Bus Accessed-bit (bit 5 of IDP1 last
octet of Ch2, see figure 39) for the status "bus free", which is indicated by a logical "1". If the
bus is free, the ISAC-S transmits its individual TIC bus address programmed in the STCR
register. The TIC bus is occupied by the device which sends its address error-free. If more than
one device attempt to seize the bus simultaneously, the one with the lowest address values
wins.
Figure 39
Structure of Last Octet of Ch2 on IDP1 (DU)
When the TIC bus is seized by the ISAC-S, the bus is identified to other devices as occupied
via the IDP1 Ch2 Bus Accessed-bit state "0" until the access request is withdrawn. After a
successful bus access, the ISAC-S is automatically set into a lower priority class, that is, a new
bus access cannot be performed until the status "bus free" is indicated in two successive
frames.
If none of the devices connected to the IOM interface request access to the D and C/I
channels, the TIC bus address 7 will be present. The device with this address will therefore
have access, by default, to the D and C/I channels.
Note: Bit BAC (CIX0 register) should be reset by the P when access to the C/I channels is
The availability of the S/T interface D channel is indicated in bit 5 "Stop/Go" (S/G) of the IDP0
last octet of Ch2 channel (figure 40).
S/G = 1 : stop
S/G = 0 : go
Semiconductor Group
no more requested, to grant other devices access to the D and C/I channels.
B1
B2
MON0
D
CI0
MR
MX
IC1
IC2
77
BAC
MON1
TIC-Bus Address
Bus Accessed
2
TAD
CI1
1
0
MR
MX
(’1’ no TIC-Bus Access)
(TAD 2-0)
Functional Description
TAD
BAC
ITD02575

Related parts for PEB2085