AT89LP51ED2-20MU Atmel, AT89LP51ED2-20MU Datasheet - Page 79

no-image

AT89LP51ED2-20MU

Manufacturer Part Number
AT89LP51ED2-20MU
Description
8-bit Microcontrollers - MCU 64KB 20MHz 2.4V-5.5V
Manufacturer
Atmel
Datasheet

Specifications of AT89LP51ED2-20MU

Rohs
yes
Core
8051
Data Bus Width
8 bit
Maximum Clock Frequency
20 MHz
Program Memory Size
64 KB
Data Ram Size
256 B
On-chip Adc
Yes
Operating Supply Voltage
2.4 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
VQFN-44
Mounting Style
SMD/SMT
Data Rom Size
4 KB
Interface Type
2-Wire, SPI, UART
Number Of Programmable I/os
36
Number Of Timers
3
Processor Series
AT89x
Program Memory Type
Flash
Factory Pack Quantity
360
13. Enhanced Timer 0 and Timer 1 with PWM
3714A–MICRO–7/11
The AT89LP51RD2/ED2/ID2 has two 16-bit Timer/Counters, Timer 0 and Timer 1, with the fol-
lowing features:
Timer 0 and Timer 1 have similar modes of operation. As timers, the timer registers normally
increase every clock cycle. Thus, the registers count clock cycles. The timer rate can be pres-
caled by a value between 1 and 16 using the Timer Prescaler (see
Both Timers share the same prescaler. In Compatibility mode the prescaler is always enabled
and TPS defaults to 5, so the timers count every six clock cycles (1/12 of the oscillator frequency
in X1 mode or 1/6 of the oscillator frequency in X2 mode). In X2 mode the timers can be set to
the X1 rate by setting the T0X2 or T1X2 bits in CKCON1. In Fast mode the prescaler is not
enabled by default so the count rate is equal to the system frequency (1/2 of the oscillator fre-
quency in X1 mode or equal to the oscillator frequency in X2 mode). In this case setting the
T0X2 or T1X2 bits in CKCON1 enables the prescaler for each timer.
As counters, the timer registers are incremented in response to a 1-to-0 transition at the corre-
sponding input pins, T0 or T1. In Fast mode the external input is sampled every clock cycle.
When the samples show a high in one cycle and a low in the next cycle, the count is incre-
mented. The new count value appears in the register during the cycle following the one in which
the transition was detected. Since 2 clock cycles are required to recognize a 1-to-0 transition,
the maximum count rate is 1/2 of the system frequency. There are no restrictions on the duty
cycle of the input signal, but it should be held for at least one full clock cycle to ensure that a
given level is sampled at least once before it changes.
In Compatibility mode the counter input sampling is controlled by the prescaler. Since TPS
defaults to 6 in this mode, the pins are sampled every six system clocks. Therefore the input sig-
nal should be held for at least six clock cycles to ensure that a given level is sampled at least
once before it changes.
Furthermore, the Timer or Counter functions for Timer 0 and Timer 1 have four operating modes:
13-bit timer, 16-bit timer, 8-bit auto-reload timer, and split timer. The control bits C/T in the Spe-
cial Function Register TMOD select the Timer or Counter function. The bit pairs (M1, M0) in
TMOD select the operating modes.
• Two 16-bit timer/counters with 16-bit reload registers
• Two independent 8-bit precision PWM outputs with 8-bit prescalers
• UART or SPI baud rate generation using Timer 1
• Output pin toggle on timer overflow
• Split timer mode allows for three separate timers (2 8-bit, 1 16-bit)
• Gated modes allow timers to run/halt based on an external input
f
TIMER
f
TIMER
f
AT89LP51RD2/ED2/ID2 Preliminary
TIMER
=
=
----------------------------------------------- -
2
TnX2
=
-------------------- -
TPS
f
f
SYS
SYS
×
f
+
SYS
(
1
TPS
Fast Mode and TnX2 = 0
+
1
Fast Mode and TnX2 = 1
)
Compatibility Mode
Section 6.9 on page
50).
79

Related parts for AT89LP51ED2-20MU