ST10F276-6QR3 STMicroelectronics, ST10F276-6QR3 Datasheet - Page 196

no-image

ST10F276-6QR3

Manufacturer Part Number
ST10F276-6QR3
Description
MCU 16BIT 832K FLASH 144-PQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10F276-6QR3

Core Processor
ST10
Core Size
16-Bit
Speed
64MHz
Connectivity
ASC, CAN, EBI/EMI, I²C, SSC, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
111
Program Memory Size
832KB (832K x 8)
Program Memory Type
FLASH
Ram Size
68K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
144-MQFP, 144-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10F276-6QR3
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST10F276-6QR3
Manufacturer:
ST
0
Electrical characteristics
23.8.6
23.8.7
196/231
Therefore, the timings given in this chapter refer to the minimum TCL. This minimum value
can be calculated by the following formula:
For two consecutive TCLs, the deviation caused by the duty cycle of f
so the duration of 2TCL is always 1/f
The minimum value TCL
TCLs (1, 3, ...). Timings that require an even number of TCLs (2, 4, ...) may use the formula:
The address float timings in multiplexed bus mode (t
TCL (TCL
Similarly to what happens for Prescaler Operation, if the bit OWDDIS in SYSCON register is
cleared, the PLL runs on its free-running frequency and delivers the clock signal for the
Oscillator Watchdog. If bit OWDDIS is set, then the PLL is switched off.
Oscillator watchdog (OWD)
An on-chip watchdog oscillator is implemented in the ST10F276E. This feature is used for
safety operation with an external crystal oscillator (available only when using direct drive
mode with or without prescaler, so the PLL is not used to generate the CPU clock
multiplying the frequency of the external crystal oscillator). This watchdog oscillator
operates as following.
The reset default configuration enables the watchdog oscillator. It can be disabled by setting
the OWDDIS (bit 4) of SYSCON register.
When the OWD is enabled, the PLL runs at its free-running frequency and it increments the
watchdog counter. On each transition of external clock, the watchdog counter is cleared. If
an external clock failure occurs, then the watchdog counter overflows (after 16 PLL clock
cycles).
The CPU clock signal is switched to the PLL free-running clock signal and the oscillator
watchdog Interrupt Request is flagged. The CPU clock will not switch back to the external
clock even if a valid external clock exits on XTAL1 pin. Only a hardware reset (or
bidirectional Software / Watchdog reset) can switch the CPU clock source back to direct
clock input.
When the OWD is disabled, the CPU clock is always the external oscillator clock (in Direct
Drive or Prescaler Operation) and the PLL is switched off to decrease consumption supply
current.
Phase locked loop (PLL)
For all other combinations of pins P0.15-13 (P0H.7-5) during reset the on-chip phase locked
loop is enabled and it provides the CPU clock (see
frequency by the factor F which is selected via the combination of pins P0.15-13 (f
f
the input clock. This synchronization is done smoothly, so the CPU clock frequency does not
change abruptly.
XTAL
x F). With every F’th transition of f
max
= 1/f
XTAL
x DC
min
is used only once for timings that require an odd number of
max
) instead of TCL
TCL min
XTAL
DC = duty cycle
2TCL
XTAL
=
.
1 f ⁄
=
the PLL circuit synchronizes the CPU clock to
XTALl
1 f
min
XTAL
xl
.
Table
11
DC min
and t
95). The PLL multiplies the input
45
) use the maximum duration of
XTAL
is compensated,
ST10F276E
CPU
=

Related parts for ST10F276-6QR3