MCIMX355AJQ5C Freescale Semiconductor, MCIMX355AJQ5C Datasheet - Page 102

no-image

MCIMX355AJQ5C

Manufacturer Part Number
MCIMX355AJQ5C
Description
MULTIMEDIA PROCESSOR 400-MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX35r
Datasheet

Specifications of MCIMX355AJQ5C

Core Processor
ARM11
Core Size
32-Bit
Speed
532MHz
Connectivity
1-Wire, CAN, EBI/EMI, Ethernet, I²C, MMC, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
96
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.33 V ~ 1.47 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
400-MAPBGA
Processor Series
i.MX355
Core
ARM1136JF-S
Data Bus Width
32 bit
Data Ram Size
128 KB
Interface Type
I2C, I2S, SPI, SSI, UART
Maximum Clock Frequency
133 MHz
Number Of Timers
3
Operating Supply Voltage
1.22 V to 1.47 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
IMX35PDK
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX355AJQ5C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX355AJQ5C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX355AJQ5CR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1
ata_buffer_en is negated, the bus drives from device to host. Steering of the signal is such that contention
on the host and device tri-state buses is always avoided.
4.9.17.3
Table 65
implementation of the ATA interface on silicon, the bus buffer used, the cable delay, and the cable skew.
102
tcable1 Cable propagation delay for ata_data
tcable2 Cable propagation delay for control signals ata_dior, ata_diow, ata_iordy, ata_dmack
tskew1 Maximum difference in propagation delay bus clock L-to-H to any of following signals
tskew2 Maximum difference in buffer propagation delay for any of following signals
tskew3 Maximum difference in buffer propagation delay for any of following signals ata_iordy,
tskew4 Maximum difference in cable propagation delay between ata_iordy and ata_data (read)
tskew5 Maximum difference in cable propagation delay between ( ata_dior, ata_diow, ata_dmack)
tskew6 Maximum difference in cable propagation delay without accounting for ground bounce
Name
ti_ds
ti_dh
tsui
tbuf
Values provided where applicable.
tco
tsu
thi
T
Bus clock period (ipg_clk_ata)
Set-up time ata_data to ata_iordy edge (UDMA-in only)
Hold time ata_iordy edge to ata_data (UDMA-in only)
Propagation delay bus clock L-to-H to
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data,
ata_buffer_en
Set-up time ata_data to bus clock L-to-H
Set-up time ata_iordy to bus clock H-to-L
Hold time ata_iordy to bus clock H to L
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data
(write), ata_buffer_en
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data
(write), ata_buffer_en
ata_data (read)
Maximum buffer propagation delay
and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_data(write)
shows the parameters used in the timing equations. These parameters depend on the
Timing Parameters
i.MX35 Applications Processors for Automotive Products, Rev. 9
Table 65. ATA Timing Parameters
Description
UDMA0, UDMA1, UDMA2, UDMA3, UDMA4
UDMA2, UDMA3
UDMA0
UDMA1
UDMA4
UDMA5
UDMA5
Freescale Semiconductor
Contributing Factor
Peripheral clock
Transceiver
Transceiver
Transceiver
frequency
12.0 ns
Value/
5.0 ns
4.6 ns
8.5 ns
8.5 ns
2.5 ns
Cable
Cable
Cable
Cable
Cable
15 ns
10 ns
7 ns
5 ns
4 ns
7 ns
1

Related parts for MCIMX355AJQ5C