MT46H16M32LFCM-6:B Micron Technology Inc, MT46H16M32LFCM-6:B Datasheet - Page 35

MT46H16M32LFCM-6:B

Manufacturer Part Number
MT46H16M32LFCM-6:B
Description
Manufacturer
Micron Technology Inc
Type
DDR SDRAMr
Datasheet

Specifications of MT46H16M32LFCM-6:B

Organization
16Mx32
Density
512Mb
Address Bus
15b
Access Time (max)
6.5/5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
115mA
Pin Count
90
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT46H16M32LFCM-6:B
Manufacturer:
MICRON
Quantity:
4 000
Company:
Part Number:
MT46H16M32LFCM-6:B
Quantity:
132
Part Number:
MT46H16M32LFCM-6:B TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Commands
Table 16: Truth Table – Commands
CKE is HIGH for all commands shown except SELF REFRESH and DEEP POWER-DOWN; all states and sequences not shown
are reserved and/or illegal
PDF: 09005aef82d5d305
512mb_ddr_mobile_sdram_t47m.pdf – Rev. I 12/09 EN
Name (Function)
DESELECT (NOP)
NO OPERATION (NOP)
ACTIVE (select bank and activate row)
READ (select bank and column, and start READ burst)
WRITE (select bank and column, and start WRITE burst)
BURST TERMINATE or DEEP POWER-DOWN (enter deep
power-down mode)
PRECHARGE (deactivate row in bank or banks)
AUTO REFRESH (refresh all or single bank) or SELF RE-
FRESH (enter self refresh mode)
LOAD MODE REGISTER
Notes:
A quick reference for available commands is provided in Table 16 and Table 17
(page 36), followed by a written description of each command. Three additional truth
tables (Table 18 (page 42), Table 19 (page 43), and Table 20 (page 46)) provide CKE
commands and current/next state information.
1. DESELECT and NOP are functionally interchangeable.
2. BA0–BA1 provide bank address and A[0:I] provide row address (where I = the most signif-
3. BA0–BA1 provide bank address; A[0:I] provide column address (where I = the most signif-
4. Applies only to READ bursts with auto precharge disabled; this command is undefined
5. This command is a BURST TERMINATE if CKE is HIGH and DEEP POWER-DOWN if CKE is
6. A10 LOW: BA0–BA1 determine which bank is precharged.
7. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
8. Internal refresh counter controls row addressing; in self refresh mode all inputs and I/Os
9. BA0–BA1 select the standard mode register, extended mode register, or status register.
icant address bit for each configuration).
icant address bit for each configuration); A10 HIGH enables the auto precharge feature
(nonpersistent); A10 LOW disables the auto precharge feature.
and should not be used for READ bursts with auto precharge enabled and for WRITE bursts.
LOW.
A10 HIGH: all banks are precharged and BA0–BA1 are “Don’t Care.”
are “Don’t Care” except for CKE.
35
CS#
H
L
L
L
L
L
L
L
L
512Mb: x16, x32 Mobile LPDDR SDRAM
RAS#
X
H
H
H
H
Micron Technology, Inc. reserves the right to change products or specifications without notice.
L
L
L
L
CAS#
X
H
H
H
H
L
L
L
L
WE#
H
H
H
H
X
L
L
L
L
© 2004 Micron Technology, Inc. All rights reserved.
Bank/column
Bank/column
Bank/row
Address
Op-code
Code
X
X
X
X
Commands
Notes
4, 5
7, 8
1
1
2
3
3
6
9

Related parts for MT46H16M32LFCM-6:B