MT48LC16M16A2P-7E:D Micron Technology Inc, MT48LC16M16A2P-7E:D Datasheet - Page 13

SDRAM 256MB, SMD, 48LC16, TSOP54

MT48LC16M16A2P-7E:D

Manufacturer Part Number
MT48LC16M16A2P-7E:D
Description
SDRAM 256MB, SMD, 48LC16, TSOP54
Manufacturer
Micron Technology Inc
Type
SDRAMr
Series
-r

Specifications of MT48LC16M16A2P-7E:D

Organization
16Mx16
Density
256Mb
Address Bus
15b
Access Time (max)
5.4ns
Maximum Clock Rate
143MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
135mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Access Time
RoHS Compliant
Memory Case Style
TSOP
No. Of Pins
54
Operating Temperature Range
0°C To +70°C
Operating Temperature Max
70°C
Operating Temperature Min
0°C
Package / Case
TSOP
Memory Type
DRAM - Synchronous
Memory Configuration
4 BLK (4M X 16)
Interface Type
LVTTL
Rohs Compliant
Yes
Format - Memory
RAM
Memory Size
256M (16Mx16)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Lead Free Status / RoHS Status
Compliant
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MICRON
Quantity:
5 520
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MT
Quantity:
1 000
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MICRON
Quantity:
8 000
Part Number:
MT48LC16M16A2P-7E:D TR
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT48LC16M16A2P-7E:D TR
Manufacturer:
AVAGO
Quantity:
6 700
Burst Length
PDF: 09005aef80725c0b/Source: 09005aef806fc13c
64MSDRAM_2.fm - Rev. M 10/07 EN
The mode register must be loaded when all banks are idle, and the controller must wait
the specified time before initiating the subsequent operation. Violating either of these
requirements will result in unspecified operation.
READ and WRITE accesses to the SDRAM are burst oriented, with the burst length (BL)
being programmable, as shown in Figure 6 on page 14. The burst length determines the
maximum number of column locations that can be accessed for a given READ or WRITE
command. BL = 1, 2, 4, or 8 locations are available for both the sequential and the inter-
leaved burst types, and a full-page burst is available for the sequential mode. The full-
page burst is used in conjunction with the BURST TERMINATE command to generate
arbitrary burst lengths.
Reserved states cannot be used because unknown operation or incompatibility with
future versions may result.
When a READ or WRITE command is issued, a block of columns equal to the burst
length is effectively selected. All accesses for that burst take place within this block,
meaning that the burst will wrap within the block if a boundary is reached. The block is
uniquely selected by A1–A9 (x4), A1–A8 (x8) or A1–A7 (x16) when BL = 2; by A2–A9 (x4),
A2–A8 (x8) or A2–A7 (x16) when BL = 4; and by A3–A9 (x4), A3–A8 (x8) or A3–A7 (x16)
when BL = 8. The remaining (least significant) address bit(s) is (are) used to select the
starting location within the block. Full-page bursts wrap within the page if the boundary
is reached.
13
Micron Technology, Inc., reserves the right to change products or specifications without notice.
64Mb: x4, x8, x16 SDRAM
Functional Description
©2000 Micron Technology, Inc. All rights reserved.

Related parts for MT48LC16M16A2P-7E:D