PI7C8150BMAE Pericom Semiconductor, PI7C8150BMAE Datasheet - Page 7

IC PCI-PCI BRIDGE ASYNC 208-FQFP

PI7C8150BMAE

Manufacturer Part Number
PI7C8150BMAE
Description
IC PCI-PCI BRIDGE ASYNC 208-FQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8150BMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
208-FQFP
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
510 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8150BMAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8150BMAE
Manufacturer:
PERICOM
Quantity:
20 000
13
14
13.1
13.2
14.1
14.1.1
14.1.2
14.1.3
14.1.4
14.1.5
14.1.6
14.1.7
14.1.8
14.1.9
14.1.10
14.1.11
14.1.12
14.1.13
14.1.14
14.1.15
14.1.16
14.1.17
14.1.18
14.1.19
14.1.20
14.1.21
OFFSET 28h ....................................................................................................................................... 83
14.1.22
OFFSET 2Ch....................................................................................................................................... 83
14.1.23
14.1.24
14.1.25
14.1.26
14.1.27
14.1.28
14.1.29
14.1.30
14.1.31
14.1.32
14.1.33
4Ch
14.1.34
14.1.35
14.1.36
14.1.37
58h
14.1.38
14.1.39
14.1.40
14.1.41
14.1.42
SUPPORTED COMMANDS......................................................................................................... 73
CONFIGURATION REGISTERS................................................................................................ 76
PRIMARY INTERFACE ............................................................................................................. 73
SECONDARY INTERFACE....................................................................................................... 74
CONFIGURATION REGISTER ................................................................................................. 76
VENDOR ID REGISTER – OFFSET 00h......................................................................... 77
DEVICE ID REGISTER – OFFSET 00h .......................................................................... 77
COMMAND REGISTER – OFFSET 04h.......................................................................... 77
STATUS REGISTER – OFFSET 04h ................................................................................ 78
REVISION ID REGISTER – OFFSET 08h ...................................................................... 79
CLASS CODE REGISTER – OFFSET 08h....................................................................... 79
CACHE LINE SIZE REGISTER – OFFSET 0Ch ............................................................ 79
PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch ........................................... 79
HEADER TYPE REGISTER – OFFSET 0Ch................................................................... 79
PRIMARY BUS NUMBER REGISTSER – OFFSET 18h............................................ 80
SECONDARY BUS NUMBER REGISTER – OFFSET 18h ........................................ 80
SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h.................................... 80
SECONDARY LATENCY TIMER REGISTER – OFFSET 18h .................................. 80
I/O BASE REGISTER – OFFSET 1Ch.......................................................................... 80
I/O LIMIT REGISTER – OFFSET 1Ch ........................................................................ 81
SECONDARY STATUS REGISTER – OFFSET 1Ch................................................... 81
MEMORY BASE REGISTER – OFFSET 20h .............................................................. 82
MEMORY LIMIT REGISTER – OFFSET 20h............................................................. 82
PEFETCHABLE MEMORY BASE REGISTER – OFFSET 24h ................................ 82
PREFETCHABLE MEMORY LIMIT REGISTER – OFFSET 24h ............................ 82
PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER –
PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER –
I/O BASE ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h .......................... 83
I/O LIMIT ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h......................... 83
ECP POINTER REGISTER – OFFSET 34h................................................................. 83
INTERRUPT LINE REGISTER – OFFSET 3Ch ......................................................... 83
INTERRUPT PIN REGISTER – OFFSET 3Ch............................................................ 84
BRIDGE CONTROL REGISTER – OFFSET 3Ch ....................................................... 84
DIAGNOSTIC / CHIP CONTROL REGISTER – OFFSET 40h.................................. 85
ARBITER CONTROL REGISTER – OFFSET 40h...................................................... 86
EXTENDED CHIP CONTROL REGISTER – OFFSET 48h....................................... 87
UPSTREAM MEMORY CONTROL REGISTER – OFFSET 48h ............................... 87
SECONDARY BUS ARBITER PREEMPTION CONTROL REGISTER – OFFSET
UPSTREAM (S TO P) MEMORY BASE REGISTER – OFFSET 50h ........................ 88
UPSTREAM (S TO P) MEMORY LIMIT REGISTER – OFFSET 50h....................... 88
UPSTREAM (S TO P) MEMORY BASE UPPER 32-BITS REGISTER – OFFSET 54h
UPSTREAM (S TO P) MEMORY LIMIT UPPER 32-BITS REGISTER – OFFSET
P_SERR_L EVENT DISABLE REGISTER – OFFSET 64h........................................ 88
GPIO DATA AND CONTROL REGISTER – OFFSET 64h ........................................ 90
SECONDARY CLOCK CONTROL REGISTER – OFFSET 68h ................................. 90
P_SERR_L STATUS REGISTER – OFFSET 68h ........................................................ 91
PORT OPTION REGISTER – OFFSET 74h ................................................................ 91
.......................................................................................................................................... 87
.......................................................................................................................................... 88
.......................................................................................................................................... 88
Page 7 of 109
ASYNCHRONOUS 2-PORT PCI-TO-PCI BRIDGE
ADVANCE INFORMATION
April 2009 – Revision 1.08
PI7C8150B

Related parts for PI7C8150BMAE