PI7C8150BMAE Pericom Semiconductor, PI7C8150BMAE Datasheet - Page 80

IC PCI-PCI BRIDGE ASYNC 208-FQFP

PI7C8150BMAE

Manufacturer Part Number
PI7C8150BMAE
Description
IC PCI-PCI BRIDGE ASYNC 208-FQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8150BMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
208-FQFP
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
510 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8150BMAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8150BMAE
Manufacturer:
PERICOM
Quantity:
20 000
14.1.10
14.1.11
14.1.12
14.1.13
14.1.14
PRIMARY BUS NUMBER REGISTSER – OFFSET 18h
SECONDARY BUS NUMBER REGISTER – OFFSET 18h
SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h
SECONDARY LATENCY TIMER REGISTER – OFFSET 18h
I/O BASE REGISTER – OFFSET 1Ch
Bit
7:0
Bit
15:8
Bit
23:16
Bit
31:24
Bit
3:0
7:4
Function
Primary Bus
Number
Function
Secondary Bus
Number
Function
Subordinate Bus
Number
Function
Secondary
Latency Timer
Function
32-bit Indicator
I/O Base Address
[15:12]
Type
R/W
Type
R/W
Type
R/W
Type
R/W
Type
R/O
R/W
Page 80 of 109
Description
Indicates the number of the PCI bus to which the primary interface
is connected. The value is set in software during configuration.
Reset to 0
Description
Indicates the number of the PCI bus to which the secondary
interface is connected. The value is set in software during
configuration.
Reset to 0
Description
Indicates the number of the PCI bus with the highest number that is
subordinate to the bridge. The value is set in software during
configuration.
Reset to 0
Description
Designated in units of PCI bus clocks. Latency timer checks for
master accesses on the secondary bus interfaces that remain
unclaimed by any target.
Reset to 0
Description
Read as 01h to indicate 32-bit I/O addressing
Defines the bottom address of the I/O address range for the bridge
to determine when to forward I/O transactions from one interface to
the other. The upper 4 bits correspond to address bits [15:12] and
are writable. The lower 12 bits corresponding to address bits [11:0]
are assumed to be 0. The upper 16 bits corresponding to address
bits [31:16] are defined in the I/O base address upper 16 bits address
register
Reset to 0
ASYNCHRONOUS 2-PORT PCI-TO-PCI BRIDGE
ADVANCE INFORMATION
April 2009 – Revision 1.08
PI7C8150B

Related parts for PI7C8150BMAE