AT32UC3A464S Atmel Corporation, AT32UC3A464S Datasheet - Page 187

no-image

AT32UC3A464S

Manufacturer Part Number
AT32UC3A464S
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3A464S

Flash (kbytes)
64 Kbytes
Pin Count
100
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device + OTG
Spi
6
Twi (i2c)
2
Uart
4
Ssc
1
Sd / Emmc
2
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
AES
Sram (kbytes)
128
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A464S-U
Manufacturer:
ATMEL
Quantity:
551
15.6.4.3
15.6.4.4
32072G–11/2011
NCS waveforms
Write waveforms
•NWE waveforms
Figure 15-10. READMODE = 0: Data Is Sampled by SMC Before the Rising Edge of NCS
The write protocol is similar to the read protocol. It is depicted in
write cycle starts with the address setting on the memory address bus.
The NWE signal is characterized by a setup timing, a pulse width and a hold timing.
The NWE waveforms apply to all byte-write lines in byte write access mode: NWR0 to NWR3.
The NCS signal waveforms in write operation are not the same that those applied in read opera-
tions, but are separately defined.
1. NWESETUP: the NWE setup time is defined as the setup of address and data before
2. NWEPULSE: the NWE pulse length is the time between NWE falling edge and NWE
3. NWEHOLD: the NWE hold time is defined as the hold time of address and data after
1. NCSWRSETUP: the NCS setup time is defined as the setup time of address before the
2. NCSWRPULSE: the NCS pulse length is the time between NCS falling edge and NCS
3. NCSWRHOLD: the NCS hold time is defined as the hold time of address after the NCS
A[AD_MSB:2]
NBS0, NBS1,
the NWE falling edge.
rising edge.
the NWE rising edge.
NCS falling edge.
rising edge;
rising edge.
A0, A1
CLK_SMC
D[15:0]
NRD
NCS
t
PACC
Data Sampling
Figure 15-11 on page
188. The
187

Related parts for AT32UC3A464S