AT32UC3A464S Atmel Corporation, AT32UC3A464S Datasheet - Page 220

no-image

AT32UC3A464S

Manufacturer Part Number
AT32UC3A464S
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3A464S

Flash (kbytes)
64 Kbytes
Pin Count
100
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device + OTG
Spi
6
Twi (i2c)
2
Uart
4
Ssc
1
Sd / Emmc
2
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
AES
Sram (kbytes)
128
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A464S-U
Manufacturer:
ATMEL
Quantity:
551
16.5
16.5.1
Figure 16-2. SDRAM Controller Connections to SDRAM Devices: 16-bit Data Bus Width
16.5.2
32072G–11/2011
Application Example
Hardware Interface
Software Interface
Controller
SDRAM
SDRAMC_A[0-12]
DQM[0-1]
SDCKE
D0-D31
SDWE
SDCK
SDCS
RAS
CAS
BA0
BA1
Table 16-1.
Figure 16-2 on page 220
bus width. It is important to note that this example is given for a direct connection of the devices
to the SDRAMC, without External Bus Interface or I/O Controller multiplexing.
The SDRAM address space is organized into banks, rows, and columns. The SDRAMC allows
mapping different memory types according to the values set in the SDRAMC Configuration Reg-
ister (CR).
The SDRAMC’s function is to make the SDRAM device access protocol transparent to the user.
Table 16-2 on page 221
ping seen by the user in correlation with the device structure. Various configurations are
illustrated.
Name
DQM[1:0]
SDRAMC_A[12:0]
D[15:0]
I/O Lines Description
DQM0
D0-D7
D0-D7
CS
CLK
CKE
WE
RAS
CAS
DQM
SDRAM
2Mx8
Description
Data Mask Enable Signals
Address Bus
Data Bus
to
A0-A9 A11
shows an example of SDRAM device connection using a 16-bit data
Table 16-4 on page 221
BA0
BA1
A10
SDRAMC_A10
BA1
BA0
illustrate the SDRAM device memory map-
D8-D15
DQM1
D0-D7
CS
CLK
CKE
WE
RAS
CAS
DQM
SDRAM
2Mx8
Type
Output
Output
Input/Output
A0-A9 A11
A10
BA0
BA1
SDRAMC_A10
BA1
BA0
Active Level
High
220

Related parts for AT32UC3A464S