STA381BWSTR STMicroelectronics, STA381BWSTR Datasheet - Page 28

no-image

STA381BWSTR

Manufacturer Part Number
STA381BWSTR
Description
Audio DSPs Sound Terminal 2.1 High EFF Dig Audio
Manufacturer
STMicroelectronics
Datasheet

Specifications of STA381BWSTR

Product Category
Audio DSPs
Rohs
yes
Operating Supply Voltage
4.5 V to 25.5 V
Operating Temperature Range
0 C to + 150 C
Mounting Style
SMD/SMT
Package / Case
VQFN-48
Snr
100 dB

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA381BWSTR
Manufacturer:
ST
0
Device overview
4.2
4.3
28/171
Input oversampling
Figure 4
Fs is used, the default x2 oversampling ratio can be increased to a x3.
Activating this feature, it is possible to have a 384 kHz PWM switching frequency (instead of
the default 256 kHz) when 32 kHz Fs is used.
When bit 0 of register PLLCFG1 is set to one, the feature is activated so that the PLL ratio is
modified to generate 49.152 MHz internal clock and the audio data path (after the input
oversampling block) is running at 96 kHz.
It is not recommended to use the x3 oversampling feature when Fs > 32 kHz because of the
PLL maximum frequency constraint.
STCompressor
The STCompressor
(DRC) and its main purpose is to provide optimum output power level control for speaker
protection, preserving as much as possible the original audio quality of the signal.
Two main I
data flow control bits, these registers also allow enabling the checksum engine to protect the
STC filters from erroneous coefficients downloads, thus improving the final application
circuitry and safety of the speakers.
shows the input oversampling block in front of the main processing. When 32 kHz
2
C registers control the STC behavior: STCCFG0 and STCCFG1. On top of the
TM
TM
(STC from now on) is a stereo, dual-band Dynamic Range Control
Doc ID 018937 Rev 6
STA381BWS

Related parts for STA381BWSTR