EP9302-IQZ Cirrus Logic Inc, EP9302-IQZ Datasheet - Page 320

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-IQZ

Manufacturer Part Number
EP9302-IQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-IQZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
3
No. Of Pwm Channels
1
Digital Ic Case Style
LQFP
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1253

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-IQZ
Manufacturer:
CIRRUS
Quantity:
20 000
9
Receive Status - First Word
9-18
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9.2.3.1 Receive Status Format
CRCI
RFP
31
15
Definition:
Bit Descriptions:
If both EOF and EOB bits are zero, the entry was made for a receive header threshold. This
indicates that there have been at least as many bytes transferred as specified in Receive
Header Length 1 or 2. These registers may be set to any threshold to provide an early
indication to the Host that a receive frame is in progress. The status will contain valid data in
the address match and hash table fields, but as the status is provided before end of frame is
reached, it will always indicate received without error.
If the EOF bit is zero and the EOB bit is set, the status indicates that the end of a receive
buffer has been reached before the end of the receive frame. If the receive buffers are much
smaller than the frame size, there may be many such statuses per frame.
When the EOF and EOB bits are both set, the status indicates the end of frame has been
transferred. The EOB is always set at this time to indicate that the MAC has finished
transferring to the buffer. The buffer is not necessarily full.
When a status event causes an interrupt, the interrupt pin will be activated after the status
has been transferred to the status queue.
RSVD
RWE
30
14
EOF
29
13
EOB
28
12
Receive Status, first word. Contains status information for the receiver
operation.
RSVD:
RFP:
RWE:
27
11
HTI
26
10
RSVD
Copyright 2007 Cirrus Logic
25
9
Reserved. Unknown During Read.
Receive Frame Processed. The Receive Frame
Processed bit is always written as a “1” by the MAC when
the status is ready and it may be used by the Host to mark
its progress through the status queue. The Host may
alternatively use the RXStsQCurAdd to determine how
much of the status queue to process.
Received Without Error. The Received Without Error bit
indicates that the frame was received without any of the
following error conditions: CRCerror, ExtraData, Runt, or
Receive Overrun.
24
8
23
7
AM
22
6
RX_Err
21
5
OE
20
4
RSVD
FE
19
3
Runt
18
2
EData
17
1
DS785UM1
CRCE
16
0

Related parts for EP9302-IQZ