ATXMEGA16A4-CUR Atmel, ATXMEGA16A4-CUR Datasheet - Page 280

MCU AVR 16+4KB FLASH 49VFBGA

ATXMEGA16A4-CUR

Manufacturer Part Number
ATXMEGA16A4-CUR
Description
MCU AVR 16+4KB FLASH 49VFBGA
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA16A4-CUR

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
16KB (8K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
49-VFBGA
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA16A4-CUR
Manufacturer:
Atmel
Quantity:
10 000
24.11.2
8077H–AVR–12/09
SDRAMCTRLA - SDRAM Control Register A
• Bit 1:0 - IFMODE[1:0]: EBI Interface Mode
These bits select EBI interface mode and the number of ports that should be enabled and over-
ridden for EBI, according to
Table 24-9.
• Bit 7:4 - Reserved
These bits are reserved and will always be read as zero.
• Bit 3 - SDCAS: SDRAM CAS Latency
This bit sets the CAS latency as a number of Peripheral 2x Clock cycles. By default this bit is
zero and the CAS latency is two Peripheral 2x Clock cycles. When this bit is set to one the CAS
latency is three Peripheral 2x Clock cycles.
• Bit 2 - SDROW: SDRAM Row Bits
This bit sets the number of row bit used for the connected SDRAM. By default this bit is zero,
and the row bit setting is set to 11 Row Bits. When this bit is set to one the row bit setting is set
to 12 Row Bits.
• Bit 1:0 - SDCOL[1:0]: SDRAM Column Bits
These bits select the number of column bits that are used for the connected SDRAM according
to
Table 24-10. SDRAM Column Bits
Bit
+0x01
Read/Write
Initial Value
table.Table 24-10 on page
IFMODE[1:0]
SDCOL[1:0]
00
01
10
11
00
01
10
11
R
7
0
EBI Mode
-
R
6
0
-
Group Configuration
DISABLED
3PORT
4PORT
2PORT
Group Configuration
8BIT
9BIT
10BIT
11BIT
Table 24-9 on page
280.
R
5
0
-
R
4
0
-
Description
EBI Disabled
EBI enabled with 3-port interface
EBI enabled with 4-port interface
EBI enabled with 2-port interface
SDCAS
Description
8 Column Bits
9 Column Bits
10 Column Bits
11 Column Bits
R/W
280.
3
0
SDROW
R/W
2
0
R/W
1
0
SDCOL[1:0]
R/W
0
0
XMEGA A
SDRAMCTRLA
280

Related parts for ATXMEGA16A4-CUR