ATXMEGA16A4-CUR Atmel, ATXMEGA16A4-CUR Datasheet - Page 60

MCU AVR 16+4KB FLASH 49VFBGA

ATXMEGA16A4-CUR

Manufacturer Part Number
ATXMEGA16A4-CUR
Description
MCU AVR 16+4KB FLASH 49VFBGA
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA16A4-CUR

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
16KB (8K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
49-VFBGA
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA16A4-CUR
Manufacturer:
Atmel
Quantity:
10 000
5.14.5
8077H–AVR–12/09
TRFCNTH - DMA Channel Block Transfer Count Register H
Table 5-10.
Notes:
Table 5-11.
Note:
Table 5-12.
The Group Configuration is the “base_offset”, for example TCC1_CCA for the Timer/Counter C1
CC Channel A the transfer trigger.
The TRFCNTH and TRFCNTL register pair represents the 16-bit value TRFCNT. TRFCNT
defines the number of bytes in a block transfer. The value of TRFCNT is decremented after each
byte read by the DMA channel. When TRFCNT reaches zero, the register is reloaded with the
last value written to it.
Reading and writing 16-bit values requires special attention, for details refer to
”Accessing 16-bits Registers” on page
Bit
+0x05
Read/Write
Initial Value
TRGSRC offset value
TRGSRC offset value
TRGSRC offset value
1. For DAC only Channel 0 and 1 exists and can be used as triggers
2. Channel 4 equals ADC Channel 0 to 3 OR'ed together.
1. CC Channel C and D triggers are only available for Timer/Counter 0.
+0x00
+0x01
+0x02
+0x03
+0x04
+0x00
+0x01
+0x02
+0x03
+0x04
+0x05
0x00
0x01
R/W
DMA Trigger sources, offset values for DAC and ADC triggers
DMA Trigger sources, offset values for Timer/ Counter triggers
DMA Trigger sources, offset values for USART triggers
7
0
R/W
6
0
Group Configuration
Group Configuration
Group Configuration
R/W
5
0
CCC
CH2
CH4
ERR
CCA
CCB
CCD
RXC
DRE
CH0
CH1
CH3
OVF
(1)
(2)
(1)
12.
R/W
4
0
TRFCNT[15:8]
Description
ADC/DAC Channel 0
ADC/DAC Channel 1
ADC Channel 2
ADC Channel 3
ADC Channel 0, 1, 2, 3
Description
Overflow/Underflow
Error
Compare or Capture Channel A
Compare or Capture Channel B
Compare or Capture Channel C
Compare or Capture Channel D
Description
Receive complete
Data Register Empty
R/W
3
0
R/W
2
0
R/W
1
0
XMEGA A
R/W
0
0
Section 3.11
TRFCNTH
60

Related parts for ATXMEGA16A4-CUR