DSPIC30F5015-30I/PT Microchip Technology, DSPIC30F5015-30I/PT Datasheet - Page 224

IC DSPIC MCU/DSP 66K 64TQFP

DSPIC30F5015-30I/PT

Manufacturer Part Number
DSPIC30F5015-30I/PT
Description
IC DSPIC MCU/DSP 66K 64TQFP
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr

Specifications of DSPIC30F5015-30I/PT

Program Memory Type
FLASH
Program Memory Size
66KB (22K x 24)
Package / Case
64-TFQFP
Core Processor
dsPIC
Core Size
16-Bit
Speed
30 MIPs
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, Motor Control PWM, QEI, POR, PWM, WDT
Number Of I /o
52
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Product
DSCs
Data Bus Width
16 bit
Processor Series
DSPIC30F
Core
dsPIC
Maximum Clock Frequency
30 MHz
Number Of Programmable I/os
52
Data Ram Size
2 KB
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE4000, DM240002, DM330011
Minimum Operating Temperature
- 40 C
Package
64TQFP
Device Core
dsPIC
Family Name
dsPIC30
Maximum Speed
30 MHz
Operating Supply Voltage
3.3|5 V
Interface Type
CAN/I2C/SPI/UART
On-chip Adc
16-chx10-bit
Number Of Timers
5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT64PT5 - SOCKET TRAN ICE 64MQFP/TQFPAC164319 - MODULE SKT MPLAB PM3 64TQFPAC30F008 - MODULE SKT FOR DSPIC30F 64TQFPDV164005 - KIT ICD2 SIMPLE SUIT W/USB CABLE
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
DSPIC30F501530IPT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F5015-30I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC30F5015-30I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC30F5015-30I/PT
0
dsPIC30F5015/5016
Q
Quadrature Encoder Interface (QEI) .................................. 89
R
Reader Response ............................................................ 227
Reset ........................................................................ 135, 141
Reset Sequence ................................................................. 45
Resets
Revision History ............................................................... 219
Run-Time Self-Programming (RTSP) ................................ 51
S
Simple Capture Event Mode
Simple Output Compare Match Mode ................................ 86
Simple PWM Mode ............................................................ 86
Software Simulator (MPLAB SIM) .................................... 172
Software Stack Pointer, Frame Pointer .............................. 18
SPI Module ....................................................................... 105
STATUS Register ............................................................... 18
Symbols Used in Opcode Descriptions ............................ 164
DS70149D-page 224
Single-Pulse Operation ............................................ 101
Special Event Trigger ............................................... 103
Time Base .................................................................. 97
Update Lockout ........................................................ 103
Interrupts .................................................................... 92
Logic .......................................................................... 90
Operation During CPU Idle Mode .............................. 91
Operation During CPU Sleep Mode ........................... 91
Register Map .............................................................. 93
Timer Operation During CPU Idle Mode .................... 92
Timer Operation During CPU Sleep Mode ................. 91
Reset Sources ........................................................... 45
BOR, Programmable ................................................ 143
POR ......................................................................... 142
POR with Long Crystal Start-up Time ...................... 143
POR, Operating without FSCM and PWRT ............. 143
Control Registers ....................................................... 52
Operation ................................................................... 52
Capture Buffer Operation ........................................... 82
Capture Prescaler ...................................................... 81
Hall Sensor Mode ...................................................... 82
Timer2 and Timer3 Selection Mode ........................... 82
Input Pin Fault Protection ........................................... 86
Period ......................................................................... 87
CALL Stack Frame ..................................................... 33
Framed SPI Support ................................................ 107
Operating Function Description ............................... 105
Operation During CPU Idle Mode ............................ 107
Operation During CPU Sleep Mode ......................... 107
SDOx Disable .......................................................... 105
Slave Select Synchronization .................................. 107
SPI1 Register Map ................................................... 108
SPI2 Register Map ................................................... 108
Word and Byte Communication ............................... 105
Postscaler ........................................................ 103
Continuous Up/Down Counting Modes .............. 97
Double Update Mode ......................................... 98
Free-Running Mode ........................................... 97
Postscaler .......................................................... 98
Prescaler ............................................................ 98
Single-Shot Mode .............................................. 97
NVMADR ........................................................... 52
NVMADRU ......................................................... 52
NVMCON ........................................................... 52
NVMKEY ............................................................ 52
System Integration ........................................................... 135
T
Timer1 Module ................................................................... 67
Timer2/3 Module ................................................................ 71
Timer4/5 Module ................................................................ 77
Timing Diagrams
Register Map ........................................................... 149
Gate Operation .......................................................... 68
Interrupt ..................................................................... 69
Operation During Sleep Mode ................................... 68
Prescaler ................................................................... 68
Real-Time Clock ........................................................ 69
Register Map ............................................................. 70
16-bit Asynchronous Counter Mode .......................... 67
16-bit Synchronous Counter Mode ............................ 67
16-bit Timer Mode ...................................................... 67
ADC Event Trigger ..................................................... 74
Gate Operation .......................................................... 74
Interrupt ..................................................................... 74
Operation During Sleep Mode ................................... 74
Register Map ............................................................. 75
Timer Prescaler ......................................................... 74
16-bit Mode ................................................................ 71
32-bit Synchronous Counter Mode ............................ 71
32-bit Timer Mode ...................................................... 71
Register Map ............................................................. 79
Band Gap Start-up Time .......................................... 191
Brown-out Reset ...................................................... 182
CAN Bit .................................................................... 130
CAN Module I/O ....................................................... 209
Center-Aligned PWM ................................................. 99
CLKOUT and I/O ..................................................... 189
Dead-Time ............................................................... 101
Edge-Aligned PWM ................................................... 98
External Clock .......................................................... 184
Input Capture (CAPx) .............................................. 195
I
I
I
I
Motor Control PWM Module .................................... 197
Motor Control PWM Module Fault ........................... 197
OC/PWM Module ..................................................... 196
Output Compare (OCx) ............................................ 195
PWM Output .............................................................. 87
QEA/QEB Input Characteristics ............................... 198
QEI Module Index Pulse .......................................... 199
Reset, Watchdog Timer, Oscillator Start-up Timer
SPI Master Mode (CKE = 0) .................................... 200
SPI Master Mode (CKE = 1) .................................... 201
SPI Slave Mode (CKE = 0) ...................................... 202
SPI Slave Mode (CKE = 1) ...................................... 203
Time-out Sequence on Power-up
Time-out Sequence on Power-up
Time-out Sequence on Power-up
TimerQ (QEI Module) External Clock ...................... 194
Timer1, 2, 3, 4, 5 External Clock ............................. 192
10-bit High-Speed A/D Conversion (CHPS = 01,
2
2
2
2
C Bus Data (Master Mode) ................................... 205
C Bus Data (Slave Mode) ..................................... 207
C Bus Start/Stop Bits (Master Mode) .................... 205
C Bus Start/Stop Bits (Slave Mode) ...................... 207
Interrupts ........................................................... 69
Oscillator Operation ........................................... 69
and Power-up Timer ........................................ 190
(MCLR Not Tied to V
(MCLR Not Tied to V
(MCLR Tied to V
SIMSAM = 0, ASAM = 0, SSRC = 000) ........... 212
© 2008 Microchip Technology Inc.
DD
) ........................................ 142
DD
DD
), Case 1 .................... 142
), Case 2 .................... 143

Related parts for DSPIC30F5015-30I/PT