HD6413008VX25 Renesas Electronics America, HD6413008VX25 Datasheet - Page 333

MCU 5V 0K 100-TQFP

HD6413008VX25

Manufacturer Part Number
HD6413008VX25
Description
MCU 5V 0K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD6413008VX25

Core Processor
H8/300H
Core Size
16-Bit
Speed
25MHz
Connectivity
SCI, SmartCard
Peripherals
PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
HD6413008VTE25
HD6413008VTE25
10.2
10.2.1
PADDR is an 8-bit write-only register that selects input or output for each pin in port A.
Port A is multiplexed with pins TP
be set to 1. For further information about PADDR, see section 7.11, Port A.
10.2.2
PADR is an 8-bit readable/writable register that stores TPC output data for groups 0 and 1, when
these TPC output groups are used.
For further information about PADR, see section 7.11, Port A.
Bit
Initial value
Read/Write
Bit
Initial value
Read/Write
Note:
*
Register Descriptions
Port A Data Direction Register (PADDR)
Port A Data Register (PADR)
Bits selected for TPC output by NDERA settings become read-only bits.
PA DDR
R/(W)
PA
7
W
0
7
0
7
7
*
PA DDR
R/(W)
PA
6
W
0
6
0
6
6
7
*
to TP
PA DDR
R/(W)
PA
5
W
0
5
0
5
0
. Bits corresponding to pins used for TPC output must
5
*
Port A data direction 7 to 0
These bits select input or
output for port A pins
Port A data 7 to 0
These bits store output data
for TPC output groups 0 and 1
10. Programmable Timing Pattern Controller (TPC)
PA DDR
R/(W)
PA
4
W
0
4
0
4
4
*
Rev.4.00 Aug. 20, 2007 Page 287 of 638
PA DDR
R/(W)
PA
3
W
0
3
0
3
3
*
PA DDR
R/(W)
PA
2
W
0
2
0
2
2
*
PA DDR
R/(W)
PA
REJ09B0395-0400
1
W
0
1
0
1
1
*
PA DDR
R/(W)
PA
0
W
0
0
0
0
0
*

Related parts for HD6413008VX25