UPSD3433E-40T6 STMicroelectronics, UPSD3433E-40T6 Datasheet - Page 73

no-image

UPSD3433E-40T6

Manufacturer Part Number
UPSD3433E-40T6
Description
MCU 8BIT 8032 128KB FLASH 52TQFP
Manufacturer
STMicroelectronics
Series
µPSDr
Datasheet

Specifications of UPSD3433E-40T6

Core Processor
8032
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, IrDA, SPI, UART/USART, USB
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
160KB (160K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
52-TQFP, 52-VQFP
For Use With
497-5518 - EVAL BOARD RFID READER
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
497-4906

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPSD3433E-40T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
UPSD3433E-40T6
Manufacturer:
ST
0
UPSD3422, UPSD3433, UPSD3434, UPSD3454
15.2
15.3
Note:
Power-down mode
Power-down mode will halt the 8032 core and all MCU peripherals (Power-down mode
blocks MCU_CLK, USB_CLK, and PERIPH_CLK). This is the lowest power state for the
MCU module. When the PSD module is also placed in Power-down mode, the lowest total
current consumption for the combined die is achieved for the UPSD34xx. See
Section 28.1.16: Power management on page 197
how to also place the PSD module in Power-down mode. The sequence of 8032 instructions
is important when placing both modules into Power-down mode.
The instruction that sets the PD Bit in the SFR named PCON
last instruction executed prior to the MCU module going into Power-down mode. Once in
Power-down mode, the on-chip oscillator circuitry and all clocks are stopped. The SFRs,
DATA, IDATA, and XDATA are preserved.
Power-down mode is terminated only by a reset from the supervisor, originating from the
RESET_IN_ pin, the Low-Voltage Detect circuit (LVD), or a JTAG Debug reset command.
Since the clock to the WTD is not active during Power-down mode, it is not possible for the
supervisor to generate a WDT reset.
Table 31 on page 74
Power-down modes on the MCU module.
MCU address, data, and control signals during these modes.
Reduced frequency mode
The 8032 MCU consumes less current when operating at a lower clock frequency. The MCU
can reduce its own clock frequency at run-time by writing to three bits, CPUPS[2:0], in the
SFR named CCON0 described in
clock frequency (f
division range is from 1/2 to 1/2048, and the resulting frequency is f
This MCU clock division does not affect any of the peripherals, except for the WTD. The
clock driving the WTD is the same clock driving the 8032 MCU core as shown in
on page
MCU firmware may reduce the MCU clock frequency at run-time to consume less current
when performing tasks that are not time critical, and then restore full clock frequency as
required to perform urgent tasks.
Returning to full clock frequency is done automatically upon an MCU interrupt, if the CPUAR
Bit in the SFR named CCON0 is set (the interrupt will force CPUPS[2:0] = 000). This is an
excellent way to conserve power using a low frequency clock until an event occurs that
requires full performance. See
See the DC Specifications at the end of this document to estimate current consumption
based on the MCU clock frequency.
Some of the bits in the PCON SFR shown in
control.
70.
OSC
summarizes the status of I/O pins and peripherals during Idle and
) coming in from the external crystal or oscillator device. The clock
Table 27 on page 70
Table 27 on page
Table 32 on page 74
Table 33 on page 74
in the PSD module section for details on
for details on CPUAR.
70. These bits effectively divide the
(Table 33 on page
shows the state of 8032
are not related to power
MCU
Power saving modes
.
74) is the
Figure 13
73/300

Related parts for UPSD3433E-40T6